欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16LF1947-E/MR 参数 Datasheet PDF下载

PIC16LF1947-E/MR图片预览
型号: PIC16LF1947-E/MR
PDF下载: 下载PDF文件 查看货源
内容描述: [64-Pin Flash-Based, 8-Bit CMOS Microcontrollers with LCD Driver and nanoWatt XLP Technology]
分类和应用: 微控制器
文件页数/大小: 440 页 / 4740 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第15页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第16页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第17页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第18页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第20页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第21页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第22页浏览型号PIC16LF1947-E/MR的Datasheet PDF文件第23页  
PIC16F/LF1946/47  
2.0  
ENHANCED MID-RANGE CPU  
This family of devices contain an enhanced mid-range  
8-bit CPU core. The CPU has 49 instructions. Interrupt  
capability includes automatic context saving. The  
hardware stack is 16 levels deep and has Overflow and  
Underflow Reset capability. Direct, Indirect, and  
Relative addressing modes are available. Two File  
Select Registers (FSRs) provide the ability to read  
program and data memory.  
• Automatic Interrupt Context Saving  
• 16-level Stack with Overflow and Underflow  
• File Select Registers  
• Instruction Set  
2.1  
Automatic Interrupt Context  
Saving  
During interrupts, certain registers are automatically  
saved in shadow registers and restored when returning  
from the interrupt. This saves stack space and user  
code. See Section 7.5 “Automatic Context Saving”,  
for more information.  
2.2  
16-level Stack with Overflow and  
Underflow  
These devices have an external stack memory 15 bits  
wide and 16 words deep. A Stack Overflow or Under-  
flow will set the appropriate bit (STKOVF or STKUNF)  
in the PCON register, and if enabled will cause a soft-  
ware Reset. See section Section 3.4 “Stack” for more  
details.  
2.3  
File Select Registers  
There are two 16-bit File Select Registers (FSR). FSRs  
can access all file registers and program memory,  
which allows one data pointer for all memory. When an  
FSR points to program memory, there is 1 additional  
instruction cycle in instructions using INDF to allow the  
data to be fetched. General purpose memory can now  
also be addressed linearly, providing the ability to  
access contiguous data larger than 80 bytes. There are  
also new instructions to support the FSRs. See  
Section 3.5 “Indirect Addressing” for more details.  
2.4  
Instruction Set  
There are 49 instructions for the enhanced mid-range  
CPU to support the features of the CPU. See  
Section 28.0 “Instruction Set Summary” for more  
details.  
2010 Microchip Technology Inc.  
Preliminary  
DS41414A-page 17  
 复制成功!