欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC10F200-I/P 参数 Datasheet PDF下载

PIC10F200-I/P图片预览
型号: PIC10F200-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 6引脚8位闪存微控制器 [6-Pin, 8-Bit Flash Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 96 页 / 1447 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC10F200-I/P的Datasheet PDF文件第31页浏览型号PIC10F200-I/P的Datasheet PDF文件第32页浏览型号PIC10F200-I/P的Datasheet PDF文件第33页浏览型号PIC10F200-I/P的Datasheet PDF文件第34页浏览型号PIC10F200-I/P的Datasheet PDF文件第36页浏览型号PIC10F200-I/P的Datasheet PDF文件第37页浏览型号PIC10F200-I/P的Datasheet PDF文件第38页浏览型号PIC10F200-I/P的Datasheet PDF文件第39页  
PIC10F200/202/204/206  
The second Counter mode uses the output of the com-  
parator to increment Timer0. It can be entered in two  
different ways. The first way is selected by setting the  
T0CS bit (OPTION<5>) and clearing the CMPT0CS bit  
(CMCON<4>); (COUTEN [CMCON<6>]) does not  
affect this mode of operation. This enables an internal  
connection between the comparator and the Timer0.  
7.0  
TIMER0 MODULE AND TMR0  
REGISTER (PIC10F204/206)  
The Timer0 module has the following features:  
• 8-bit timer/counter register, TMR0  
• Readable and writable  
• 8-bit software programmable prescaler  
• Internal or external clock select:  
- Edge select for external clock  
The second way is selected by setting the T0CS bit  
(OPTION<5>),  
setting  
the  
CMPT0CS  
bit  
(CMCON0<4>) and clearing the COUTEN bit  
(CMCON0<6>). This allows the output of the compara-  
tor onto the T0CKI pin, while keeping the T0CKI input  
active. Therefore, any comparator change on the  
COUT pin is fed back into the T0CKI input. The T0SE  
bit (OPTION<4>) determines the source edge. Clear-  
ing the T0SE bit selects the rising edge. Restrictions on  
the external clock input as discussed in Section 7.1  
“Using Timer0 with an External Clock (PIC10F204/  
206)”  
- External clock from either the T0CKI pin or  
from the output of the comparator  
Figure 7-1 is a simplified block diagram of the Timer0  
module.  
Timer mode is selected by clearing the T0CS bit  
(OPTION<5>). In Timer mode, the Timer0 module will  
increment every instruction cycle (without prescaler). If  
TMR0 register is written, the increment is inhibited for  
the following two cycles (Figure 7-2 and Figure 7-3).  
The user can work around this by writing an adjusted  
value to the TMR0 register.  
The prescaler may be used by either the Timer0  
module or the Watchdog Timer, but not both. The  
prescaler assignment is controlled in software by the  
control bit, PSA (OPTION<3>). Clearing the PSA bit  
will assign the prescaler to Timer0. The prescaler is not  
readable or writable. When the prescaler is assigned to  
the Timer0 module, prescale values of 1:2, 1:4,...,  
1:256 are selectable. Section 7.2 “Prescaler” details  
the operation of the prescaler.  
There are two types of Counter mode. The first Counter  
mode uses the T0CKI pin to increment Timer0. It is  
selected by setting the T0CS bit (OPTION<5>), setting  
the CMPT0CS bit (CMCON0<4>) and setting the  
COUTEN bit (CMCON0<6>). In this mode, Timer0 will  
increment either on every rising or falling edge of pin  
T0CKI. The T0SE bit (OPTION<4>) determines the  
source edge. Clearing the T0SE bit selects the rising  
edge. Restrictions on the external clock input are  
discussed in detail in Section 7.1 “Using Timer0 with  
an External Clock (PIC10F204/206)”.  
A summary of registers associated with the Timer0  
module is found in Table 7-1.  
FIGURE 7-1:  
TIMER0 BLOCK DIAGRAM (PIC10F204/206)  
T0CKI  
Pin  
Data Bus  
FOSC/4  
0
1
PSOUT  
8
1
0
1
0
Internal  
Comparator  
Output  
Sync with  
Internal  
Clocks  
TMR0 Reg  
Programmable  
PSOUT  
Sync  
(2)  
Prescaler  
(1)  
(2 TCY delay)  
T0SE  
3
(3)  
(1)  
(1)  
CMPT0CS  
PS2, PS1, PS0  
PSA  
(1)  
T0CS  
Note 1: Bits T0CS, T0SE, PSA, PS2, PS1 and PS0 are located in the OPTION register.  
2: The prescaler is shared with the Watchdog Timer (Figure 7-5).  
3: Bit CMPT0CS is located in the CMCON0 register, CMCON0<4>.  
© 2007 Microchip Technology Inc.  
DS41239D-page 33  
 复制成功!