PIC10F200/202/204/206
FIGURE 3-1:
PIC10F200/202 BLOCK DIAGRAM
9-10
8
GPIO
Data Bus
Program Counter
Flash
512 x12 or
256 x12
Program
Memory
GP0/ICSPDAT
GP1/ICSPCLK
GP2/T0CKI/FOSC4
RAM
24 or 16
bytes
Stack 1
Stack 2
GP3/MCLR/VPP
File
Registers
Program
Bus
12
RAM Addr
9
Addr MUX
Instruction Reg
Indirect
Addr
5
Direct Addr
5-7
FSR Reg
STATUS Reg
8
3
MUX
Device Reset
Timer
Instruction
Decode &
Control
Power-on
Reset
ALU
8
Watchdog
Timer
Timing
Generation
W Reg
Internal RC
Clock
Timer0
MCLR
VDD, VSS
DS41239D-page 10
© 2007 Microchip Technology Inc.