欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC10F200T-I/OT 参数 Datasheet PDF下载

PIC10F200T-I/OT图片预览
型号: PIC10F200T-I/OT
PDF下载: 下载PDF文件 查看货源
内容描述: 6引脚8位闪存微控制器 [6-Pin, 8-Bit Flash Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 96 页 / 1447 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC10F200T-I/OT的Datasheet PDF文件第27页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第28页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第29页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第30页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第32页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第33页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第34页浏览型号PIC10F200T-I/OT的Datasheet PDF文件第35页  
PIC10F200/202/204/206  
Counter mode is selected by setting the T0CS bit  
(OPTION<5>). In this mode, Timer0 will increment  
either on every rising or falling edge of pin T0CKI. The  
T0SE bit (OPTION<4>) determines the source edge.  
Clearing the T0SE bit selects the rising edge. Restric-  
tions on the external clock input are discussed in detail  
in Section 6.1 “Using Timer0 with an External Clock  
(PIC10F200/202)”.  
6.0  
TIMER0 MODULE AND TMR0  
REGISTER (PIC10F200/202)  
The Timer0 module has the following features:  
• 8-bit timer/counter register, TMR0  
• Readable and writable  
• 8-bit software programmable prescaler  
• Internal or external clock select:  
- Edge select for external clock  
The prescaler may be used by either the Timer0  
module or the Watchdog Timer, but not both. The  
prescaler assignment is controlled in software by the  
control bit, PSA (OPTION<3>). Clearing the PSA bit  
will assign the prescaler to Timer0. The prescaler is not  
readable or writable. When the prescaler is assigned to  
the Timer0 module, prescale values of 1:2, 1:4, 1:256  
are selectable. Section 6.2 “Prescaler” details the  
operation of the prescaler.  
Figure 6-1 is a simplified block diagram of the Timer0  
module.  
Timer mode is selected by clearing the T0CS bit  
(OPTION<5>). In Timer mode, the Timer0 module will  
increment every instruction cycle (without prescaler). If  
TMR0 register is written, the increment is inhibited for  
the following two cycles (Figure 6-2 and Figure 6-3).  
The user can work around this by writing an adjusted  
value to the TMR0 register.  
A summary of registers associated with the Timer0  
module is found in Table 6-1.  
FIGURE 6-1:  
TIMER0 BLOCK DIAGRAM  
Data Bus  
GP2/T0CKI  
Pin  
FOSC/4  
0
1
PSOUT  
8
1
0
Sync with  
Internal  
Clocks  
TMR0 Reg  
Programmable  
PSOUT  
Sync  
(2)  
Prescaler  
(1)  
(2 TCY delay)  
T0SE  
3
(1)  
(1)  
PS2, PS1, PS0  
PSA  
(1)  
T0CS  
Note 1: Bits T0CS, T0SE, PSA, PS2, PS1 and PS0 are located in the OPTION register.  
2: The prescaler is shared with the Watchdog Timer (Figure 6-5).  
FIGURE 6-2:  
TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE  
PC  
(Program  
Counter)  
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4  
PC – 1 PC PC + 1 PC + 2 PC + 3 PC + 4 PC + 5 PC + 6  
Instruction  
Fetch  
MOVWF TMR0 MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W MOVF TMR0,W  
NT0 + 1  
T0  
T0 + 1  
T0 + 2  
NT0  
NT0 + 2  
Timer0  
Instruction  
Executed  
Read TMR0  
reads NT0 + 1  
Read TMR0  
reads NT0  
Read TMR0  
reads NT0  
Read TMR0  
reads NT0  
Read TMR0  
reads NT0 + 2  
Write TMR0  
executed  
© 2007 Microchip Technology Inc.  
DS41239D-page 29