欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第89页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第90页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第91页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第92页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第94页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第95页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第96页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第97页  
ATmega48/88/168  
non-PWM modes refer to Table 12-2 on page 99. For fast PWM mode, refer to Table 12-3 on  
page 99, and for phase correct PWM refer to Table 12-4 on page 100.  
A change of the COM0x1:0 bits state will have effect at the first compare match after the bits are  
written. For non-PWM modes, the action can be forced to have immediate effect by using the  
FOC0x strobe bits.  
12.6 Modes of Operation  
The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is  
defined by the combination of the Waveform Generation mode (WGM02:0) and Compare Output  
mode (COM0x1:0) bits. The Compare Output mode bits do not affect the counting sequence,  
while the Waveform Generation mode bits do. The COM0x1:0 bits control whether the PWM out-  
put generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes  
the COM0x1:0 bits control whether the output should be set, cleared, or toggled at a compare  
match (See Section “12.5” on page 92.).  
For detailed timing information refer to ”Timer/Counter Timing Diagrams” on page 97.  
12.6.1  
Normal Mode  
The simplest mode of operation is the Normal mode (WGM02:0 = 0). In this mode the counting  
direction is always up (incrementing), and no counter clear is performed. The counter simply  
overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bot-  
tom (0x00). In normal operation the Timer/Counter Overflow Flag (TOV0) will be set in the same  
timer clock cycle as the TCNT0 becomes zero. The TOV0 Flag in this case behaves like a ninth  
bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt  
that automatically clears the TOV0 Flag, the timer resolution can be increased by software.  
There are no special cases to consider in the Normal mode, a new counter value can be written  
anytime.  
The Output Compare unit can be used to generate interrupts at some given time. Using the Out-  
put Compare to generate waveforms in Normal mode is not recommended, since this will  
occupy too much of the CPU time.  
12.6.2  
Clear Timer on Compare Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGM02:0 = 2), the OCR0A Register is used to  
manipulate the counter resolution. In CTC mode the counter is cleared to zero when the counter  
value (TCNT0) matches the OCR0A. The OCR0A defines the top value for the counter, hence  
also its resolution. This mode allows greater control of the compare match output frequency. It  
also simplifies the operation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 12-5. The counter value (TCNT0)  
increases until a compare match occurs between TCNT0 and OCR0A, and then counter  
(TCNT0) is cleared.  
93  
2545E–AVR–02/05  
 
 复制成功!