欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第82页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第83页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第84页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第85页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第87页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第88页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第89页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第90页  
11.1.4  
Pin Change Interrupt Control Register - PCICR  
Bit  
7
6
5
4
3
2
PCIE2  
R/W  
0
1
PCIE1  
R/W  
0
0
PCIE0  
R/W  
0
PCICR  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bit 7..3 - Res: Reserved Bits  
These bits are unused bits in the ATmega48/88/168, and will always read as zero.  
• Bit 2 - PCIE2: Pin Change Interrupt Enable 2  
When the PCIE2 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin  
change interrupt 2 is enabled. Any change on any enabled PCINT23..16 pin will cause an inter-  
rupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI2  
Interrupt Vector. PCINT23..16 pins are enabled individually by the PCMSK2 Register.  
• Bit 1 - PCIE1: Pin Change Interrupt Enable 1  
When the PCIE1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin  
change interrupt 1 is enabled. Any change on any enabled PCINT14..8 pin will cause an inter-  
rupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI1  
Interrupt Vector. PCINT14..8 pins are enabled individually by the PCMSK1 Register.  
• Bit 0 - PCIE0: Pin Change Interrupt Enable 0  
When the PCIE0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin  
change interrupt 0 is enabled. Any change on any enabled PCINT7..0 pin will cause an interrupt.  
The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI0 Inter-  
rupt Vector. PCINT7..0 pins are enabled individually by the PCMSK0 Register.  
11.1.5  
Pin Change Interrupt Flag Register - PCIFR  
Bit  
7
6
5
4
3
2
PCIF2  
R/W  
0
1
PCIF1  
R/W  
0
0
PCIF0  
R/W  
0
PCIFR  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bit 7..3 - Res: Reserved Bits  
These bits are unused bits in the ATmega48/88/168, and will always read as zero.  
• Bit 2 - PCIF2: Pin Change Interrupt Flag 2  
When a logic change on any PCINT23..16 pin triggers an interrupt request, PCIF2 becomes set  
(one). If the I-bit in SREG and the PCIE2 bit in PCICR are set (one), the MCU will jump to the  
corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alter-  
natively, the flag can be cleared by writing a logical one to it.  
• Bit 1 - PCIF1: Pin Change Interrupt Flag 1  
When a logic change on any PCINT14..8 pin triggers an interrupt request, PCIF1 becomes set  
(one). If the I-bit in SREG and the PCIE1 bit in PCICR are set (one), the MCU will jump to the  
corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alter-  
natively, the flag can be cleared by writing a logical one to it.  
86  
ATmega48/88/168  
2545E–AVR–02/05  
 复制成功!