欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第65页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第66页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第67页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第68页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第70页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第71页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第72页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第73页  
ATmega48/88/168  
ing inputs should be avoided to reduce current consumption in all other modes where the digital  
inputs are enabled (Reset, Active mode and Idle mode).  
The simplest method to ensure a defined level of an unused pin, is to enable the internal pull-up.  
In this case, the pull-up will be disabled during reset. If low power consumption during reset is  
important, it is recommended to use an external pull-up or pull-down. Connecting unused pins  
directly to VCC or GND is not recommended, since this may cause excessive currents if the pin is  
accidentally configured as an output.  
10.3 Alternate Port Functions  
Most port pins have alternate functions in addition to being general digital I/Os. Figure 10-5  
shows how the port pin control signals from the simplified Figure 10-2 can be overridden by  
alternate functions. The overriding signals may not be present in all port pins, but the figure  
serves as a generic description applicable to all port pins in the AVR microcontroller family.  
Figure 10-5. Alternate Port Functions(1)  
PUOExn  
PUOVxn  
1
PUD  
0
DDOExn  
DDOVxn  
1
Q
D
0
DDxn  
Q CLR  
WDx  
RDx  
PVOExn  
PVOVxn  
RESET  
1
0
1
0
Pxn  
Q
D
PORTxn  
PTOExn  
Q CLR  
DIEOExn  
DIEOVxn  
SLEEP  
WPx  
RESET  
WRx  
1
0
RRx  
RPx  
SYNCHRONIZER  
SET  
D
Q
D
L
Q
Q
PINxn  
CLR Q  
CLR  
clk I/O  
DIxn  
AIOxn  
PUOExn: Pxn PULL-UP OVERRIDE ENABLE  
PUOVxn: Pxn PULL-UP OVERRIDE VALUE  
DDOExn: Pxn DATA DIRECTION OVERRIDE ENABLE  
DDOVxn: Pxn DATA DIRECTION OVERRIDE VALUE  
PVOExn: Pxn PORT VALUE OVERRIDE ENABLE  
PVOVxn: Pxn PORT VALUE OVERRIDE VALUE  
PUD:  
WDx:  
RDx:  
RRx:  
WRx:  
RPx:  
WPx:  
PULLUP DISABLE  
WRITE DDRx  
READ DDRx  
READ PORTx REGISTER  
WRITE PORTx  
READ PORTx PIN  
WRITE PINx  
I/O CLOCK  
DIGITAL INPUT PIN n ON PORTx  
ANALOG INPUT/OUTPUT PIN n ON PORTx  
DIEOExn: Pxn DIGITAL INPUT-ENABLE OVERRIDE ENABLE  
DIEOVxn: Pxn DIGITAL INPUT-ENABLE OVERRIDE VALUE  
clkI/O  
DIxn:  
AIOxn:  
:
SLEEP:  
SLEEP CONTROL  
PTOExn: Pxn, PORT TOGGLE OVERRIDE ENABLE  
Note:  
1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clkI/O  
,
SLEEP, and PUD are common to all ports. All other signals are unique for each pin.  
69  
2545E–AVR–02/05  
 
 复制成功!