欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第62页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第63页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第64页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第65页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第67页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第68页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第69页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第70页  
If PORTxn is written logic one when the pin is configured as an output pin, the port pin is driven  
high (one). If PORTxn is written logic zero when the pin is configured as an output pin, the port  
pin is driven low (zero).  
10.2.2  
10.2.3  
Toggling the Pin  
Writing a logic one to PINxn toggles the value of PORTxn, independent on the value of DDRxn.  
Note that the SBI instruction can be used to toggle one single bit in a port.  
Switching Between Input and Output  
When switching between tri-state ({DDxn, PORTxn} = 0b00) and output high ({DDxn, PORTxn}  
= 0b11), an intermediate state with either pull-up enabled {DDxn, PORTxn} = 0b01) or output  
low ({DDxn, PORTxn} = 0b10) must occur. Normally, the pull-up enabled state is fully accept-  
able, as a high-impedant environment will not notice the difference between a strong high driver  
and a pull-up. If this is not the case, the PUD bit in the MCUCR Register can be set to disable all  
pull-ups in all ports.  
Switching between input with pull-up and output low generates the same problem. The user  
must use either the tri-state ({DDxn, PORTxn} = 0b00) or the output high state ({DDxn, PORTxn}  
= 0b11) as an intermediate step.  
Table 10-1 summarizes the control signals for the pin value.  
Table 10-1. Port Pin Configurations  
PUD  
DDxn  
PORTxn  
(in MCUCR)  
I/O  
Pull-up  
No  
Comment  
0
0
0
1
1
0
1
1
0
1
X
0
Input  
Tri-state (Hi-Z)  
Input  
Yes  
No  
Pxn will source current if ext. pulled low.  
Tri-state (Hi-Z)  
1
Input  
X
X
Output  
Output  
No  
Output Low (Sink)  
Output High (Source)  
No  
10.2.4  
Reading the Pin Value  
Independent of the setting of Data Direction bit DDxn, the port pin can be read through the  
PINxn Register bit. As shown in Figure 10-2, the PINxn Register bit and the preceding latch con-  
stitute a synchronizer. This is needed to avoid metastability if the physical pin changes value  
near the edge of the internal clock, but it also introduces a delay. Figure 10-3 shows a timing dia-  
gram of the synchronization when reading an externally applied pin value. The maximum and  
minimum propagation delays are denoted tpd,max and tpd,min respectively.  
66  
ATmega48/88/168  
2545E–AVR–02/05  
 复制成功!