欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第14页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第15页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第16页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第17页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第19页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第20页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第21页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第22页  
Figure 5-4. On-chip Data SRAM Access Cycles  
T1  
T2  
T3  
clkCPU  
Address valid  
Compute Address  
Address  
Data  
WR  
Data  
RD  
Memory Access Instruction  
Next Instruction  
5.3  
EEPROM Data Memory  
The ATmega48/88/168 contains 256/512/512 bytes of data EEPROM memory. It is organized  
as a separate data space, in which single bytes can be read and written. The EEPROM has an  
endurance of at least 100,000 write/erase cycles. The access between the EEPROM and the  
CPU is described in the following, specifying the EEPROM Address Registers, the EEPROM  
Data Register, and the EEPROM Control Register.  
”Memory Programming” on page 280 contains a detailed description on EEPROM Programming  
in SPI or Parallel Programming mode.  
5.3.1  
EEPROM Read/Write Access  
The EEPROM Access Registers are accessible in the I/O space.  
The write access time for the EEPROM is given in Table 5-2. A self-timing function, however,  
lets the user software detect when the next byte can be written. If the user code contains instruc-  
tions that write the EEPROM, some precautions must be taken. In heavily filtered power  
supplies, VCC is likely to rise or fall slowly on power-up/down. This causes the device for some  
period of time to run at a voltage lower than specified as minimum for the clock frequency used.  
See ”Preventing EEPROM Corruption” on page 23 for details on how to avoid problems in these  
situations.  
In order to prevent unintentional EEPROM writes, a specific write procedure must be followed.  
Refer to the description of the EEPROM Control Register for details on this.  
When the EEPROM is read, the CPU is halted for four clock cycles before the next instruction is  
executed. When the EEPROM is written, the CPU is halted for two clock cycles before the next  
instruction is executed.  
18  
ATmega48/88/168  
2545E–AVR–02/05  
 
 复制成功!