欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第198页浏览型号ATMEGA88-20AU的Datasheet PDF文件第199页浏览型号ATMEGA88-20AU的Datasheet PDF文件第200页浏览型号ATMEGA88-20AU的Datasheet PDF文件第201页浏览型号ATMEGA88-20AU的Datasheet PDF文件第203页浏览型号ATMEGA88-20AU的Datasheet PDF文件第204页浏览型号ATMEGA88-20AU的Datasheet PDF文件第205页浏览型号ATMEGA88-20AU的Datasheet PDF文件第206页  
RXCn  
R/W  
0
TXCn  
R/W  
0
UDREn  
R/W  
0
-
-
-
-
-
UCSRnA  
Read/Write  
Initial Value  
R
0
R
0
R
1
R
1
R
0
• Bit 7 - RXCn: USART Receive Complete  
This flag bit is set when there are unread data in the receive buffer and cleared when the receive  
buffer is empty (i.e., does not contain any unread data). If the Receiver is disabled, the receive  
buffer will be flushed and consequently the RXCn bit will become zero. The RXCn Flag can be  
used to generate a Receive Complete interrupt (see description of the RXCIEn bit).  
• Bit 6 - TXCn: USART Transmit Complete  
This flag bit is set when the entire frame in the Transmit Shift Register has been shifted out and  
there are no new data currently present in the transmit buffer (UDRn). The TXCn Flag bit is auto-  
matically cleared when a transmit complete interrupt is executed, or it can be cleared by writing  
a one to its bit location. The TXCn Flag can generate a Transmit Complete interrupt (see  
description of the TXCIEn bit).  
• Bit 5 - UDREn: USART Data Register Empty  
The UDREn Flag indicates if the transmit buffer (UDRn) is ready to receive new data. If UDREn  
is one, the buffer is empty, and therefore ready to be written. The UDREn Flag can generate a  
Data Register Empty interrupt (see description of the UDRIE bit). UDREn is set after a reset to  
indicate that the Transmitter is ready.  
• Bit 4:0 - Reserved Bits in MSPI mode  
When in MSPI mode, these bits are reserved for future use. For compatibility with future devices,  
these bits must be written to zero when UCSRnA is written.  
18.6.3  
USART MSPIM Control and Status Register n B - UCSRnB  
Bit  
7
6
5
4
3
TXENn  
R/W  
0
2
-
1
-
0
-
RXCIEn  
TXCIEn  
UDRIE  
RXENn  
R/W  
0
UCSRnB  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R
1
R
1
R
0
• Bit 7 - RXCIEn: RX Complete Interrupt Enable  
Writing this bit to one enables interrupt on the RXCn Flag. A USART Receive Complete interrupt  
will be generated only if the RXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the RXCn bit in UCSRnA is set.  
• Bit 6 - TXCIEn: TX Complete Interrupt Enable  
Writing this bit to one enables interrupt on the TXCn Flag. A USART Transmit Complete interrupt  
will be generated only if the TXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the TXCn bit in UCSRnA is set.  
• Bit 5 - UDRIE: USART Data Register Empty Interrupt Enable  
Writing this bit to one enables interrupt on the UDREn Flag. A Data Register Empty interrupt will  
be generated only if the UDRIE bit is written to one, the Global Interrupt Flag in SREG is written  
to one and the UDREn bit in UCSRnA is set.  
• Bit 4 - RXENn: Receiver Enable  
202  
ATmega48/88/168  
2545E–AVR–02/05  
 复制成功!