欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第168页浏览型号ATMEGA88-20AU的Datasheet PDF文件第169页浏览型号ATMEGA88-20AU的Datasheet PDF文件第170页浏览型号ATMEGA88-20AU的Datasheet PDF文件第171页浏览型号ATMEGA88-20AU的Datasheet PDF文件第173页浏览型号ATMEGA88-20AU的Datasheet PDF文件第174页浏览型号ATMEGA88-20AU的Datasheet PDF文件第175页浏览型号ATMEGA88-20AU的Datasheet PDF文件第176页  
17.2.3  
External Clock  
External clocking is used by the synchronous slave modes of operation. The description in this  
section refers to Figure 17-2 for details.  
External clock input from the XCKn pin is sampled by a synchronization register to minimize the  
chance of meta-stability. The output from the synchronization register must then pass through  
an edge detector before it can be used by the Transmitter and Receiver. This process intro-  
duces a two CPU clock period delay and therefore the maximum external XCKn clock frequency  
is limited by the following equation:  
f
OSC  
-----------  
f
<
XCK  
4
Note that fosc depends on the stability of the system clock source. It is therefore recommended to  
add some margin to avoid possible loss of data due to frequency variations.  
17.2.4  
Synchronous Clock Operation  
When synchronous mode is used (UMSELn = 1), the XCKn pin will be used as either clock input  
(Slave) or clock output (Master). The dependency between the clock edges and data sampling  
or data change is the same. The basic principle is that data input (on RxDn) is sampled at the  
opposite XCKn clock edge of the edge the data output (TxDn) is changed.  
Figure 17-3. Synchronous Mode XCKn Timing.  
UCPOL = 1  
XCK  
RxD / TxD  
Sample  
Sample  
UCPOL = 0  
XCK  
RxD / TxD  
The UCPOLn bit UCRSC selects which XCKn clock edge is used for data sampling and which is  
used for data change. As Figure 17-3 shows, when UCPOLn is zero the data will be changed at  
rising XCKn edge and sampled at falling XCKn edge. If UCPOLn is set, the data will be changed  
at falling XCKn edge and sampled at rising XCKn edge.  
17.3 Frame Formats  
A serial frame is defined to be one character of data bits with synchronization bits (start and stop  
bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of  
the following as valid frame formats:  
• 1 start bit  
• 5, 6, 7, 8, or 9 data bits  
• no, even or odd parity bit  
• 1 or 2 stop bits  
172  
ATmega48/88/168  
2545E–AVR–02/05  
 
 复制成功!