欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第166页浏览型号ATMEGA88-20AU的Datasheet PDF文件第167页浏览型号ATMEGA88-20AU的Datasheet PDF文件第168页浏览型号ATMEGA88-20AU的Datasheet PDF文件第169页浏览型号ATMEGA88-20AU的Datasheet PDF文件第171页浏览型号ATMEGA88-20AU的Datasheet PDF文件第172页浏览型号ATMEGA88-20AU的Datasheet PDF文件第173页浏览型号ATMEGA88-20AU的Datasheet PDF文件第174页  
Figure 17-2. Clock Generation Logic, Block Diagram  
UBRRn  
U2Xn  
foscn  
UBRRn+1  
Prescaling  
Down-Counter  
/2  
/4  
/2  
0
1
0
1
OSC  
txclk  
UMSELn  
rxclk  
DDR_XCKn  
Sync  
Register  
Edge  
Detector  
xcki  
0
1
XCKn  
Pin  
xcko  
DDR_XCKn  
UCPOLn  
1
0
Signal description:  
txclk  
Transmitter clock (Internal Signal).  
Receiver base clock (Internal Signal).  
rxclk  
xcki  
Input from XCK pin (internal Signal). Used for synchronous slave  
operation.  
xcko  
Clock output to XCK pin (Internal Signal). Used for synchronous master  
operation.  
fosc  
XTAL pin frequency (System Clock).  
17.2.1  
Internal Clock Generation – The Baud Rate Generator  
Internal clock generation is used for the asynchronous and the synchronous master modes of  
operation. The description in this section refers to Figure 17-2.  
The USART Baud Rate Register (UBRRn) and the down-counter connected to it function as a  
programmable prescaler or baud rate generator. The down-counter, running at system clock  
(fosc), is loaded with the UBRRn value each time the counter has counted down to zero or when  
the UBRRnL Register is written. A clock is generated each time the counter reaches zero. This  
clock is the baud rate generator clock output (= fosc/(UBRRn+1)). The Transmitter divides the  
baud rate generator clock output by 2, 8 or 16 depending on mode. The baud rate generator out-  
put is used directly by the Receiver’s clock and data recovery units. However, the recovery units  
use a state machine that uses 2, 8 or 16 states depending on mode set by the state of the  
UMSELn, U2Xn and DDR_XCKn bits.  
170  
ATmega48/88/168  
2545E–AVR–02/05  
 复制成功!