欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第150页浏览型号ATMEGA88-20AU的Datasheet PDF文件第151页浏览型号ATMEGA88-20AU的Datasheet PDF文件第152页浏览型号ATMEGA88-20AU的Datasheet PDF文件第153页浏览型号ATMEGA88-20AU的Datasheet PDF文件第155页浏览型号ATMEGA88-20AU的Datasheet PDF文件第156页浏览型号ATMEGA88-20AU的Datasheet PDF文件第157页浏览型号ATMEGA88-20AU的Datasheet PDF文件第158页  
15.8.6  
Timer/Counter2 Interrupt Mask Register – TIMSK2  
Bit  
7
6
5
4
3
2
OCIE2B  
R/W  
0
1
OCIE2A  
R/W  
0
0
TOIE2  
R/W  
0
TIMSK2  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bit 2 – OCIE2B: Timer/Counter2 Output Compare Match B Interrupt Enable  
When the OCIE2B bit is written to one and the I-bit in the Status Register is set (one), the  
Timer/Counter2 Compare Match B interrupt is enabled. The corresponding interrupt is executed  
if a compare match in Timer/Counter2 occurs, i.e., when the OCF2B bit is set in the  
Timer/Counter 2 Interrupt Flag Register – TIFR2.  
• Bit 1 – OCIE2A: Timer/Counter2 Output Compare Match A Interrupt Enable  
When the OCIE2A bit is written to one and the I-bit in the Status Register is set (one), the  
Timer/Counter2 Compare Match A interrupt is enabled. The corresponding interrupt is executed  
if a compare match in Timer/Counter2 occurs, i.e., when the OCF2A bit is set in the  
Timer/Counter 2 Interrupt Flag Register – TIFR2.  
• Bit 0 – TOIE2: Timer/Counter2 Overflow Interrupt Enable  
When the TOIE2 bit is written to one and the I-bit in the Status Register is set (one), the  
Timer/Counter2 Overflow interrupt is enabled. The corresponding interrupt is executed if an  
overflow in Timer/Counter2 occurs, i.e., when the TOV2 bit is set in the Timer/Counter2 Interrupt  
Flag Register – TIFR2.  
15.8.7  
Timer/Counter2 Interrupt Flag Register – TIFR2  
Bit  
7
6
5
4
3
2
OCF2B  
R/W  
0
1
OCF2A  
R/W  
0
0
TOV2  
R/W  
0
TIFR2  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bit 2 – OCF2B: Output Compare Flag 2 B  
The OCF2B bit is set (one) when a compare match occurs between the Timer/Counter2 and the  
data in OCR2B – Output Compare Register2. OCF2B is cleared by hardware when executing  
the corresponding interrupt handling vector. Alternatively, OCF2B is cleared by writing a logic  
one to the flag. When the I-bit in SREG, OCIE2B (Timer/Counter2 Compare match Interrupt  
Enable), and OCF2B are set (one), the Timer/Counter2 Compare match Interrupt is executed.  
• Bit 1 – OCF2A: Output Compare Flag 2 A  
The OCF2A bit is set (one) when a compare match occurs between the Timer/Counter2 and the  
data in OCR2A – Output Compare Register2. OCF2A is cleared by hardware when executing  
the corresponding interrupt handling vector. Alternatively, OCF2A is cleared by writing a logic  
one to the flag. When the I-bit in SREG, OCIE2A (Timer/Counter2 Compare match Interrupt  
Enable), and OCF2A are set (one), the Timer/Counter2 Compare match Interrupt is executed.  
• Bit 0 – TOV2: Timer/Counter2 Overflow Flag  
The TOV2 bit is set (one) when an overflow occurs in Timer/Counter2. TOV2 is cleared by hard-  
ware when executing the corresponding interrupt handling vector. Alternatively, TOV2 is cleared  
by writing a logic one to the flag. When the SREG I-bit, TOIE2A (Timer/Counter2 Overflow Inter-  
rupt Enable), and TOV2 are set (one), the Timer/Counter2 Overflow interrupt is executed. In  
PWM mode, this bit is set when Timer/Counter2 changes counting direction at 0x00.  
154  
ATmega48/88/168  
2545E–AVR–02/05  
 
 
 复制成功!