欢迎访问ic37.com |
会员登录 免费注册
发布采购

24LC128-I/SNRVE 参数 Datasheet PDF下载

24LC128-I/SNRVE图片预览
型号: 24LC128-I/SNRVE
PDF下载: 下载PDF文件 查看货源
内容描述: [EEPROM, 16KX8, Serial, CMOS, PDSO8]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 38 页 / 929 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号24LC128-I/SNRVE的Datasheet PDF文件第2页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第3页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第4页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第5页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第7页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第8页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第9页浏览型号24LC128-I/SNRVE的Datasheet PDF文件第10页  
24AA128/24LC128/24FC128  
The data on the line must be changed during the low  
period of the clock signal. There is one bit of data per  
clock pulse.  
4.0  
BUS CHARACTERISTICS  
The following bus protocol has been defined:  
• Data transfer may be initiated only when the bus  
is not busy.  
Each data transfer is initiated with a Start condition and  
terminated with a Stop condition. The number of the  
data bytes transferred between the Start and Stop  
conditions is determined by the master device.  
• During data transfer, the data line must remain  
stable whenever the clock line is high. Changes in  
the data line while the clock line is high will be  
interpreted as a Start or Stop condition.  
4.5  
Acknowledge  
Accordingly, the following bus conditions have been  
defined (Figure 4-1).  
Each receiving device, when addressed, is obliged to  
generate an Acknowledge signal after the reception of  
each byte. The master device must generate an extra  
clock pulse, which is associated with this Acknowledge  
bit.  
4.1  
Bus Not Busy (A)  
Both data and clock lines remain high.  
Note: The 24XX128 does not generate any  
Acknowledge bits if an internal  
programming cycle is in progress.  
4.2  
Start Data Transfer (B)  
A high-to-low transition of the SDA line while the clock  
(SCL) is high determines a Start condition. All  
commands must be preceded by a Start condition.  
A device that acknowledges must pull down the SDA  
line during the acknowledge clock pulse in such a way  
that the SDA line is stable low during the high period of  
the acknowledge related clock pulse. Of course, setup  
and hold times must be taken into account. During  
reads, a master must signal an end of data to the slave  
by NOT generating an Acknowledge bit on the last byte  
that has been clocked out of the slave. In this case, the  
slave (24XX128) will leave the data line high to enable  
the master to generate the Stop condition.  
4.3  
Stop Data Transfer (C)  
A low-to-high transition of the SDA line, while the clock  
(SCL) is high, determines a Stop condition. All  
operations must end with a Stop condition.  
4.4  
Data Valid (D)  
The state of the data line represents valid data when,  
after a Start condition, the data line is stable for the  
duration of the high period of the clock signal.  
FIGURE 4-1:  
DATA TRANSFER SEQUENCE ON THE SERIAL BUS  
(A)  
(B)  
(D)  
(D)  
(C) (A)  
SCL  
SDA  
Start  
Condition  
Address or  
Acknowledge  
Valid  
Data  
Allowed  
to Change  
Stop  
Condition  
FIGURE 4-2:  
ACKNOWLEDGE TIMING  
Acknowledge  
Bit  
1
2
3
4
5
6
7
8
9
1
2
3
SCL  
SDA  
Data from transmitter  
Data from transmitter  
Transmitter must release the SDA line at this point,  
allowing the Receiver to pull the SDA line low to  
acknowledge the previous eight bits of data.  
Receiver must release the SDA line  
at this point so the Transmitter can  
continue sending data.  
DS21191S-page 6  
2010 Microchip Technology Inc.