欢迎访问ic37.com |
会员登录 免费注册
发布采购

ML6698CH 参数 Datasheet PDF下载

ML6698CH图片预览
型号: ML6698CH
PDF下载: 下载PDF文件 查看货源
内容描述: 用5位接口100BASE -TX的物理层 [100BASE-TX Physical Layer with 5-Bit Interface]
分类和应用: 电信集成电路以太网:16GBASE-T
文件页数/大小: 12 页 / 248 K
品牌: MICRO-LINEAR [ MICRO LINEAR CORPORATION ]
 浏览型号ML6698CH的Datasheet PDF文件第3页浏览型号ML6698CH的Datasheet PDF文件第4页浏览型号ML6698CH的Datasheet PDF文件第5页浏览型号ML6698CH的Datasheet PDF文件第6页浏览型号ML6698CH的Datasheet PDF文件第8页浏览型号ML6698CH的Datasheet PDF文件第9页浏览型号ML6698CH的Datasheet PDF文件第10页浏览型号ML6698CH的Datasheet PDF文件第11页  
ML6698
AC ELECTRICAL CHARACTERISTICS
SYMBOL
PARAMETER
MII (Media-Independent Interface)
X
BTOL
t
TPWH
t
TPWL
t
RPWH
t
RPWL
t
TPS
t
TPH
TX Output Clock Frequency
Tolerance
TXC pulse width HIGH
TXC pulse width LOW
RXC pulse width HIGH
RXC pulse width LOW
Setup time, TSM<4:0> Data Valid
to TXC Rising Edge (1.4V point)
Hold Time, TSM<4:0> Data
Valid After TXC Rising Edge
(1.4V point)
Time that RSM<4:0> Data are
Valid Before RXC Rising Edge
(1.4V point)
Time that RSM<4:0> Data are
Valid After RXC Rising Edge
(1.4V point)
RXC 10% – 90% Rise Time
RXC 90%-10% Fall Time
25MHz frequency
–100
14
14
14
14
12
3
+100
ppm
ns
ns
ns
ns
ns
ns
(Continued)
CONDITIONS
MIN
TYP
MAX
UNITS
t
RCS
10
ns
t
RCH
10
ns
t
RPCR
t
RPCF
Note 1.
Note 2.
6
6
ns
ns
Note 3.
Note 4.
Note 5.
Note 6.
Note 7.
Note 8.
Note 9.
Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.
Measured using the test circuit shown in Fig. 1, under the following conditions:
R
LP
= 200�½, R
LS
= 49.9�½, R
TSET
= 2.49k�½.
All resistors are 1% tolerance.
Output current amplitude is I
OUT
= 40 3 1.25V/RTSET.
Measured relative to ideal negative and positive signal 50% points, using the four successive MLT-3 transitions for the 01010101 bit sequence.
Time difference between 10% and 90% levels of the transition from the baseline voltage (nominally zero) to either the positive or negative peak signal voltage. The
times specified here correlate to the transition times defined in the ANSI X3T9.5 TP-PMD Rev 2.0 working draft, section 9.1.6, which include the effects of the
external network coupling transformer and EMI/RFI emissions filter.
Differential test load is shown in fig. 1 (see note 3).
Defined as the percentage excursion of the differential signal transition beyond its final adjusted value during the symbol interval following the transition. The
adjusted value is obtained by doing a straight line best-fit to an output waveform containing 14 bit-times of no transition preceded by a transition from zero to
either a positive or negative signal peak; the adjusted value is the point at which the straight line fit meets the rising or falling signal edge.
Symbol /J/ at TSM <4:0> sampled by TXC to first bit of /J/ at MDI.
First bit of /J/ at MDI to first rising edge of RXC after the last part of the /J/ appears at RSM <4:0>.
V
CC
TPOUTP
R
LP
200Ω
2:1
1
R
LP
200Ω
TPOUTN
R
LS
49.9Ω
2
R
LS
49.9Ω
Figure 1. Test Circuit
7