欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX25U4035ZUI-25G 参数 Datasheet PDF下载

MX25U4035ZUI-25G图片预览
型号: MX25U4035ZUI-25G
PDF下载: 下载PDF文件 查看货源
内容描述: 4M- BIT [ ×1 / ×2 / ×4 ] 1.8V的CMOS串行闪存 [4M-BIT [x 1/x 2/x 4] 1.8V CMOS SERIAL FLASH]
分类和应用: 闪存
文件页数/大小: 54 页 / 2237 K
品牌: Macronix [ MACRONIX INTERNATIONAL ]
 浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第24页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第25页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第26页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第27页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第29页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第30页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第31页浏览型号MX25U4035ZUI-25G的Datasheet PDF文件第32页  
MX25U4035  
MX25U8035  
POWER-ON STATE  
The device is at below states when power-up:  
- Standby mode ( please note it is not deep power-down mode)  
- Write Enable Latch (WEL) bit is reset  
The device must not be selected during power-up and power-down stage unless the VCC achieves below correct  
level:  
- VCC minimum at power-up stage and then after a delay of tVSL  
- GND at power-down  
Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level.  
An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change  
during power up state.  
For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not  
guaranteed. The read, write, erase, and program command should be sent after the below time delay:  
- tVSL after VCC reached VCC minimum level  
The device can accept read command after VCC reached VCC minimum and a time delay of tVSL.  
Please refer to the figure of "power-up timing".  
Note:  
- To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommend-  
ed. (generally around 0.1uF)  
P/N: PM1394  
REV. 1.0, MAR. 09, 2009  
28  
 复制成功!