欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS3231SN- 参数 Datasheet PDF下载

DS3231SN-图片预览
型号: DS3231SN-
PDF下载: 下载PDF文件 查看货源
内容描述: 极其精确的I2C集成 [Extremely Accurate I2C-Integrated]
分类和应用:
文件页数/大小: 20 页 / 363 K
品牌: MAXIM [ MAXIM INTEGRATED PRODUCTS ]
 浏览型号DS3231SN-的Datasheet PDF文件第12页浏览型号DS3231SN-的Datasheet PDF文件第13页浏览型号DS3231SN-的Datasheet PDF文件第14页浏览型号DS3231SN-的Datasheet PDF文件第15页浏览型号DS3231SN-的Datasheet PDF文件第16页浏览型号DS3231SN-的Datasheet PDF文件第18页浏览型号DS3231SN-的Datasheet PDF文件第19页浏览型号DS3231SN-的Datasheet PDF文件第20页  
2
Extremely Accurate I C-Integrated  
RTC/TCXO/Crystal  
DS231  
<SLAVE  
ADDRESS> <R/W>  
<WORD ADDRESS (n)> <SLAVE ADDRESS (n)> <R/W>  
XXXXXXXX Sr 1101000 A  
S
1101000  
0
A
A
1
<DATA (n)>  
XXXXXXXX  
<DATA (n + 1)>  
XXXXXXXX  
<DATA (n + 2)>  
XXXXXXXX  
<DATA (n + X)>  
XXXXXXXX  
A
A
A
A
P
...  
S - START  
Sr - REPEATED START  
A - ACKNOWLEDGE (ACK)  
P - STOP  
MASTER TO SLAVE  
SLAVE TO MASTER  
DATA TRANSFERRED  
(X + 1 BYTES + ACKNOWLEDGE)  
NOTE: LAST DATA BYTE IS FOLLOWED BY A NACK.  
A - NOT ACKNOWLEDGE (NACK)  
R/W - READ/WRITE OR DIRECTION BIT ADDRESS  
Figure 5. Data Write/Read (Write Pointer, Then Read)—Slave Receive and Transmit  
master returns an acknowledge bit after all received  
bytes other than the last byte. At the end of the last  
received byte, a not acknowledge is returned.  
acknowledging the transfer. The master may then  
transmit zero or more bytes of data, with the DS3231  
acknowledging each byte received. The register  
pointer increments after each data byte is trans-  
ferred. The master generates a STOP condition to  
terminate the data write.  
The master device generates all the serial clock puls-  
es and the START and STOP conditions. A transfer is  
ended with a STOP condition or with a repeated  
START condition. Since a repeated START condition  
is also the beginning of the next serial transfer, the  
bus will not be released. Data is transferred with the  
most significant bit (MSB) first.  
Slave transmitter mode (DS3231 read mode): The  
first byte is received and handled as in the slave  
receiver mode. However, in this mode, the direction  
bit indicates that the transfer direction is reversed.  
Serial data is transmitted on SDA by the DS3231  
while the serial clock is input on SCL. START and  
STOP conditions are recognized as the beginning  
and end of a serial transfer. Address recognition is  
performed by hardware after reception of the slave  
address and direction bit. The slave address byte is  
the first byte received after the master generates a  
START condition. The slave address byte contains  
the 7-bit DS3231 address, which is 1101000, fol-  
lowed by the direction bit (R/W), which is 1 for a  
read. After receiving and decoding the slave  
address byte, the DS3231 outputs an acknowledge  
on SDA. The DS3231 then begins to transmit data  
starting with the register address pointed to by the  
register pointer. If the register pointer is not written to  
before the initiation of a read mode, the first address  
that is read is the last one stored in the register point-  
er. The DS3231 must receive a not acknowledge to  
end a read.  
The DS3231 can operate in the following two modes:  
Slave receiver mode (DS3231 write mode): Serial  
data and clock are received through SDA and SCL.  
After each byte is received, an acknowledge bit is  
transmitted. START and STOP conditions are recog-  
nized as the beginning and end of a serial transfer.  
Address recognition is performed by hardware after  
reception of the slave address and direction bit. The  
slave address byte is the first byte received after the  
master generates the START condition. The slave  
address byte contains the 7-bit DS3231 address,  
which is 1101000, followed by the direction bit (R/W),  
which is 0 for a write. After receiving and decoding  
the slave address byte, the DS3231 outputs an  
acknowledge on SDA. After the DS3231 acknowl-  
edges the slave address + write bit, the master  
transmits a word address to the DS3231. This sets  
the register pointer on the DS3231, with the DS3231  
____________________________________________________________________ 17