欢迎访问ic37.com |
会员登录 免费注册
发布采购

LF3330QC15 参数 Datasheet PDF下载

LF3330QC15图片预览
型号: LF3330QC15
PDF下载: 下载PDF文件 查看货源
内容描述: 立式数字图像过滤器 [Vertical Digital Image Filter]
分类和应用: 过滤器
文件页数/大小: 15 页 / 140 K
品牌: LOGIC [ LOGIC DEVICES INCORPORATED ]
 浏览型号LF3330QC15的Datasheet PDF文件第3页浏览型号LF3330QC15的Datasheet PDF文件第4页浏览型号LF3330QC15的Datasheet PDF文件第5页浏览型号LF3330QC15的Datasheet PDF文件第6页浏览型号LF3330QC15的Datasheet PDF文件第8页浏览型号LF3330QC15的Datasheet PDF文件第9页浏览型号LF3330QC15的Datasheet PDF文件第10页浏览型号LF3330QC15的Datasheet PDF文件第11页  
LF3330
DEVICES INCORPORATED
Vertical Digital Image Filter
passed as the filter output. RSL
3-0
may be changed every clock cycle
if desired. This allows the limit
range to be changed every clock
cycle. This is useful when filtering
interleaved data. When loading
limit values into the device, the
upper limit must be greater than
the lower limit. Limit register
loading is discussed in the LF
Interface
TM
section.
Coefficient Banks
The coefficient banks store the
coefficients which feed into the
multipliers in the filter. There is a
separate bank for each multiplier.
Each bank can hold 256 12-bit
coefficients. The banks are loaded
using the LF Interface
TM
. Coefficient
bank loading is discussed in the
LF Interface
TM
section.
Configuration and Control Registers
The configuration registers deter-
mine how the LF3330 operates.
Tables 2 through 5 show the formats
of the four configuration registers.
There are three types of control
registers: round, select, and limit.
There are sixteen round registers.
Each round register is 32 bits wide.
RSL
3-0
determines which round
register is used for rounding.
There are sixteen select registers.
Each select register is 5 bits wide.
RSL
3-0
determines which select
register is used for the select cir-
cuitry.
There are sixteen limit registers.
Each limit register is 32 bits wide
and stores both an upper and lower
limit value. The lower limit is
stored in bits 15-0 and the upper
Limiting
An output limiting function is
provided for the output of the
filter. The limit registers deter-
mine the valid range of output
values when limiting is enabled
(Bit 0 in Configuration Register 2).
There are sixteen 32-bit limit
registers. RSL
3-0
determines
which limit register is used during
the limit operation. A value of 0
on RSL
3-0
selects limit register 0.
A value of 1 selects limit register 1
and so on. Each limit register
contains both an upper and lower
limit value. If the value fed to the
limiting circuitry is less than the
lower limit, the lower limit value
is passed as the filter output. If
the value fed to the limiting
circuitry is greater than the upper
limit, the upper limit value is
F
IGURE
8. C
OEFFICIENT
B
ANK
L
OADING
S
EQUENCE WITH
PAUSE I
MPLEMENTATION
COEFFICIENT SET 1
CLK
W1
PAUSE
LD
CF
11-0
ADDR
1
COEF
0
COEF
1
COEF
7
W1: Configuration Register loaded with new data on this rising clock edge.
F
IGURE
9. C
ONFIGURATION AND
S
ELECT
R
EGISTER
L
OADING
S
EQUENCE WITH
PAUSE I
MPLEMENTATION
CONFIGURATION REGISTER
SELECT REGISTER
CLK
W1
PAUSE
LD
W2
CF
11-0
ADDR
1
DATA
1
ADDR
2
DATA
1
W1: Configuration Register loaded with new data on this rising clock edge.
W2: Select Register loaded with new data on this rising clock edge.
Video Imaging Products
7
11/08/2001–LDS.3330-M