欢迎访问ic37.com |
会员登录 免费注册
发布采购

1408-12 参数 Datasheet PDF下载

1408-12图片预览
型号: 1408-12
PDF下载: 下载PDF文件 查看货源
内容描述: 6通道, 12位, 600ksps同时采样ADC ,带有关断 [6 Channel, 12-Bit, 600ksps Simultaneous Sampling ADC with Shutdown]
分类和应用:
文件页数/大小: 20 页 / 267 K
品牌: LINER [ LINEAR TECHNOLOGY ]
 浏览型号1408-12的Datasheet PDF文件第1页浏览型号1408-12的Datasheet PDF文件第2页浏览型号1408-12的Datasheet PDF文件第3页浏览型号1408-12的Datasheet PDF文件第5页浏览型号1408-12的Datasheet PDF文件第6页浏览型号1408-12的Datasheet PDF文件第7页浏览型号1408-12的Datasheet PDF文件第8页浏览型号1408-12的Datasheet PDF文件第9页  
LTC1408-12
POWER REQUIRE E TS
SYMBOL
V
DD
, V
CC
I
DD
+ I
CC
PARAMETER
Supply Voltage
Supply Current
The
denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at T
A
= 25°C. With internal reference, V
DD
= V
CC
= 3V.
CONDITIONS
Active Mode, f
SAMPLE
= 600ksps
Nap Mode
Sleep Mode
Active Mode with SCK, f
SAMPLE
= 600ksps
PD
Power Dissipation
The
denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at T
A
= 25°C. V
DD
= 3V.
SYMBOL
f
SAMPLE(MAX)
t
THROUGHPUT
t
SCK
t
CONV
t
1
t
2
t
3
t
4
t
5
t
6
t
7
t
8
t
9
t
10
t
11
PARAMETER
Maximum Sampling Rate per Channel
(Conversion Rate)
Minimum Sampling Period (Conversion + Acquisiton Period)
Clock Period
Conversion Time
Minimum High or Low SCLK Pulse Width
CONV to SCK Setup Time
SCK Before CONV
Minimum High or Low CONV Pulse Width
SCK↑ to Sample Mode
CONV↑ to Hold Mode
96th SCK↑ to CONV↑ Interval (Affects Acquisition Period)
Delay from SCK to Valid Bits 0 Through 11
SCK↑ to Hi-Z at SDO
Previous SDO Bit Remains Valid After SCK
V
REF
Settling Time After Sleep-to-Wake Transition
(Note 16)
(Notes 6, 17)
(Note 6)
(Notes 6, 10)
(Note 6)
(Note 6)
(Note 6)
(Notes 6, 11)
(Notes 6, 7, 13)
(Notes 6, 12)
(Notes 6, 12)
(Notes 6, 12)
(Notes 6, 14)
2
2
CONDITIONS
TI I G CHARACTERISTICS
Note 1:
Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliabilty and lifetime.
Note 2:
All voltage values are with respect to ground GND.
Note 3:
When these pins are taken below GND or above V
DD
, they will be
clamped by internal diodes. This product can handle input currents greater
than 100mA below GND or greater than V
DD
without latchup.
Note 4:
Offset and range specifications apply for a single-ended CH0
+
CH5
+
input with CH0
– CH5
grounded and using the internal 2.5V
reference.
Note 5:
Integral linearity is tested with an external 2.55V reference and is
defined as the deviation of a code from the straight line passing through
the actual endpoints of a transfer curve. The deviation is measured from
the center of quantization band. Linearity is tested for CH0 only.
Note 6:
Guaranteed by design, not subject to test.
Note 7:
Recommended operating conditions.
Note 8:
The analog input range is defined for the voltage difference
between CHx
+
and CHx
, x = 0–5.
4
U W
MIN
2.7
TYP
3.0
5
1.1
2.0
15
MAX
3.6
7
1.9
15
UNITS
V
mA
mA
µA
mW
UW
MIN
100
TYP
MAX
UNITS
kHz
10
100
96
2
3
0
4
4
1.2
45
8
6
10000
10000
µs
ns
SCLK cycles
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
Note 9:
The absolute voltage at CHx
+
and CHx
must be within this range.
Note 10:
If less than 3ns is allowed, the output data will appear one clock
cycle later. It is best for CONV to rise half a clock before SCK, when
running the clock at rated speed.
Note 11:
Not the same as aperture delay. Aperture delay (1ns) is the
difference between the 2.2ns delay through the sample-and-hold and the
1.2ns CONV to Hold mode delay.
Note 12:
The rising edge of SCK is guaranteed to catch the data coming
out into a storage latch.
Note 13:
The time period for acquiring the input signal is started by the
96th rising clock and it is ended by the rising edge of CONV.
Note 14:
The internal reference settles in 2ms after it wakes up from Sleep
mode with one or more cycles at SCK and a 10µF capacitive load.
Note 15:
The full power bandwidth is the frequency where the output code
swing drops by 3dB with a 2.5V
P-P
input sine wave.
Note 16:
Maximum clock period guarantees analog performance during
conversion. Output data can be read with an arbitrarily long clock period.
Note 17:
The conversion process takes 16 clocks for each channel that is
enabled, up to 96 clocks for all 6 channels.
140812f