欢迎访问ic37.com |
会员登录 免费注册
发布采购

1402I 参数 Datasheet PDF下载

1402I图片预览
型号: 1402I
PDF下载: 下载PDF文件 查看货源
内容描述: 串行12位, 2.2Msps采样ADC ,带有关断 [Serial 12-Bit, 2.2Msps Sampling ADC with Shutdown]
分类和应用:
文件页数/大小: 24 页 / 281 K
品牌: LINER [ LINEAR TECHNOLOGY ]
 浏览型号1402I的Datasheet PDF文件第4页浏览型号1402I的Datasheet PDF文件第5页浏览型号1402I的Datasheet PDF文件第6页浏览型号1402I的Datasheet PDF文件第7页浏览型号1402I的Datasheet PDF文件第9页浏览型号1402I的Datasheet PDF文件第10页浏览型号1402I的Datasheet PDF文件第11页浏览型号1402I的Datasheet PDF文件第12页  
LTC1402
PIN FUNCTIONS
GAIN (Pin 7):
Tie to AGND2 to set the reference voltage to
4.096V or tie to V
REF
to set the reference voltage to 2.048V.
(Note 4)
BIP/UNI (Pin 8):
Tie to logic low to set the input range to
unipolar mode or tie to logic high to set the input range to
bipolar mode. (Note 4)
OGND (Pin 9):
Output Ground for the Output Driver. This
pin can be tied to the digital ground of the system. All other
ground pins should be tied to the analog ground plane.
D
OUT
(Pin 10):
Three-State Data Output. (Note 3) Each
output data word represents the analog input at the start
of the previous conversion.
OV
DD
(Pin 11):
Output Data Driver Power. Tie to V
DD
when
driving 5V logic. Tie to 3V when driving 3V logic.
DV
DD
(Pin 12):
Digital Power for Internal Logic. Bypass to
DGND with 10µF ceramic (or 10µF tantalum in parallel with
0.1µF ceramic).
DGND (Pin 13):
Digital Ground for Internal Logic. Tie to
solid analog ground plane.
V
SS
(Pin 14):
Negative Supply Voltage. Bypass to solid
analog ground plane with 10µF ceramic (or 10µF tantalum
in parallel with 0.1µF ceramic) or tie directly to the solid
analog ground plane for single supply use. Must be set
more negative than either A
IN+
or A
IN –
. Set to 0V or – 5V.
SCK (Pin 15):
External Clock. Advances the conversion
process and sequences the output data at D
OUT
on the
rising edge. Responds to 5V or 3V CMOS and to TTL levels.
(Note 4). One or more pulses wake from Nap or Sleep.
CONV (Pin 16):
Holds the input analog signal and starts
the conversion on the rising edge. Responds to 5V or 3V
CMOS and to TTL levels. (Note 4). Two pulses with SCK in
fixed high or fixed low state start Nap Mode. Four pulses
with SCK in fixed high or fixed low state start Sleep mode.
BLOCK DIAGRA
A
IN+
3
1
C
SAMPLE
12
14
2.048V REF
ZEROING SWITCHES
AV
DD
DV
DD
V
SS
A
IN–
4
GAIN
V
REF
AGND2
AGND1
DGND
7
5
6
2
13
64k
8
W
U
U
U
C
SAMPLE
+
REF AMP
12-BIT CAPACITIVE DAC
+
COMP
64k
8
SUCCESSIVE APPROXIMATION
REGISTER
INTERNAL
CLOCK
OUTPUT
DRIVER
10
11
CONTROL LOGIC
9
BIP/UNI
D
OUT
OV
DD
OGND
16
CONV
15
SCK
1402 BD