欢迎访问ic37.com |
会员登录 免费注册
发布采购

GAL22V10D-15QJN 参数 Datasheet PDF下载

GAL22V10D-15QJN图片预览
型号: GAL22V10D-15QJN
PDF下载: 下载PDF文件 查看货源
内容描述: 产品变更通知(PCN )已发出终止本数据手册中的所有设备。 [Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet.]
分类和应用: 可编程逻辑器件个人通信输入元件PCPCN时钟
文件页数/大小: 23 页 / 718 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号GAL22V10D-15QJN的Datasheet PDF文件第12页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第13页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第14页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第15页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第17页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第18页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第19页浏览型号GAL22V10D-15QJN的Datasheet PDF文件第20页  
Specifications GAL22V10  
Power-Up Reset  
Vcc (min.)  
Vcc  
t
su  
CLK  
t
wl  
t
pr  
Internal Register  
Reset to Logic "0"  
INTERNAL REGISTER  
Q - OUTPUT  
ACTIVE LOW  
Device Pin  
RLogic
OUTPUT REGISTER  
vice Pin  
Ric "0"  
ACTIVE HIGH  
OUTPUT REGISTER  
Circuitry within the GAL22V10 provides a reset signal to all re
isters during power-up. All internal registers will have thir Q out-  
puts set low after a specified time (tpr, 1μs MAX). As resulthe  
state on the registered output pins (if they are enadwill be  
either high or low on power-up, depending on the progmm
polarity of the output pins. This feature can mplifate  
machine design by providing a known s-up. The  
timing diagram for power-up is shown below. Bthe asyn-  
chronous nature of sstem wer-p, some conditions must be  
et to guarantee a valiower-up reset of the GAL22V10. First,  
the Vcc rise mmtonic. Second, the clock input must  
be at statiTTL leel as shown in the diagram during power up.  
The regsterill ret within a maximum of tpr time. As in nor-  
mal tem opetion, avoid clocking the device until all input and  
fedbapath setp times have been met. The clock must also  
meet the inimum pulse width requirements.  
Input/Output Equivalent Schematics  
PIN  
PIN  
Feedback  
Vcc  
Active Pull-up  
Circuit  
Active P
Circuit  
(Vref Typical = 3)  
(Vref Typical = 3.2V)  
Vcc  
Tri-State  
Control  
Vcc  
Vc
Vref  
Vref  
ESD  
Protection  
Circuit  
PIN  
Data  
Output  
PIN  
ESD  
Protection  
Circuit  
Feedback  
(To Input Buffer)  
Typical Input  
Typical Output  
14  
 复制成功!