欢迎访问ic37.com |
会员登录 免费注册
发布采购

2032VE 参数 Datasheet PDF下载

2032VE图片预览
型号: 2032VE
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V在系统可编程高密度PLD SuperFAST⑩ [3.3V In-System Programmable High Density SuperFAST⑩ PLD]
分类和应用:
文件页数/大小: 14 页 / 180 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号2032VE的Datasheet PDF文件第2页浏览型号2032VE的Datasheet PDF文件第3页浏览型号2032VE的Datasheet PDF文件第4页浏览型号2032VE的Datasheet PDF文件第5页浏览型号2032VE的Datasheet PDF文件第7页浏览型号2032VE的Datasheet PDF文件第8页浏览型号2032VE的Datasheet PDF文件第9页浏览型号2032VE的Datasheet PDF文件第10页  
Specifications ispLSI 2032VE  
External Timing Parameters  
Over Recommended Operating Conditions  
TEST3  
COND.  
-135  
-110  
PARAMETER  
#
DESCRIPTION1  
UNITS  
MIN. MAX. MIN. MAX.  
A
A
A
1
2
3
4
5
6
7
8
9
Data Propagation Delay, 4PT Bypass, ORP Bypass  
Data Propagation Delay  
Clock Frequency with Internal Feedback2  
7.5  
10.0  
10.0  
13.0  
ns  
ns  
t
t
f
f
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
pd1  
pd2  
135  
100  
167  
4.0  
111  
77.0  
125  
5.5  
MHz  
MHz  
MHz  
ns  
max  
1
Clock Frequency with External Feedback  
Clock Frequency, Max. Toggle  
(
)
max (Ext.)  
max (Tog.)  
su1  
tsu2 + tco1  
GLB Reg. Setup Time before Clock, 4 PT Bypass  
GLB Reg. Clock to Output Delay, ORP Bypass  
GLB Reg. Hold Time after Clock, 4 PT Bypass  
GLB Reg. Setup Time before Clock  
A
4.5  
5.0  
ns  
co1  
0.0  
5.5  
0.0  
7.5  
ns  
h1  
ns  
su2  
A
10 GLB Reg. Clock to Output Delay  
11 GLB Reg. Hold Time after Clock  
12 Ext. Reset Pin to Output Delay, ORP Bypass  
13 Ext. Reset Pulse Duration  
5.5  
6.5  
ns  
co2  
0.0  
0.0  
ns  
h2  
A
9.0  
12.5  
ns  
r1  
5.0  
6.5  
ns  
rw1  
B
C
B
C
14 Input to Output Enable  
12.0  
12.0  
6.0  
6.0  
14.5  
14.5  
7.0  
7.0  
ns  
ptoeen  
ptoedis  
goeen  
goedis  
wh  
15 Input to Output Disable  
ns  
16 Global OE Output Enable  
ns  
17 Global OE Output Disable  
ns  
18 External Synchronous Clock Pulse Duration, High  
19 External Synchronous Clock Pulse Duration, Low  
3.0  
3.0  
4.0  
4.0  
ns  
ns  
wl  
Table 2-0030B/2032VL  
1. Unless noted otherwise, all parameters use a GRP load of 4, 20 PTXOR path, ORP and Y0 clock.  
2. Standard 16-bit counter using GRP feedback.  
3. Reference Switching Test Conditions section.  
6
 复制成功!