December 2002
Advance Information
$6&017'$
9 0 [ 65$0 ZLWK 17'
TM
Features
• Organization: 1,048,576 words × 18 bits
• NTD
™1
architecture for efficient bus operation
• Fast clock speeds to 250 MHz in LVTTL/LVCMOS
• Fast clock to data access: 2.6/2.8/3/3.4 ns
• Fast OE access time: 2.6/2.8/3/3.4 ns
• Fully synchronous operation
• Flow-through or pipelined mode
• Asynchronous output enable control
1. NTD
TM
is a trademark of Alliance Semiconductor Corporation.
• Available in 100-pin TQFP and 165-ball BGA package
• Byte write enables
• Clock enable for operation hold
• Multiple chip enables for easy expansion
• 3.3V core power supply
• 2.5V or 3.3V I/O operation with separate V
DDQ
• Self-timed write cycles
• Interleaved or linear burst modes
• Snooze mode for standby operation
Logic block diagram
$>@
'
$GGUHVV
UHJLVWHU
EXUVW ORJLF
4
&/.
'
4
&(
&(
&(
5:
%:D
%:E
$'9 /'
)7
/%2
==
&/.
:ULWH GHOD\
DGGU UHJLVWHUV
&/.
&RQWURO
ORJLF
&/.
:ULWH %XIIHU
0 [
65$0
DUUD\
'4 >DE@
'
'DWD
4
LQSXW
UHJLVWHU
&/.
&/.
&(1
&/.
2(
2XWSXW
UHJLVWHU
2(
'4 >DE@
Selection guide
-250
Minimum cycle time
Maximum pipelined clock frequency
Maximum pipelined clock access time
Maximum operating current
Maximum standby current
Maximum CMOS standby current (DC)
Y $GYDQFH ,QIR
-225
4.4
225
2.8
400
110
70
-200
5
200
3.0
370
110
70
-166
6
166
3.4
340
90
70
Units
ns
MHz
ns
mA
mA
mA
3 RI
4
250
2.6
425
110
70
$OOLDQFH 6HPLFRQGXFWRU
&RS\ULJKW $OOLDQFH 6HPLFRQGXFWRU $OO ULJKWV UHVHUYHG