欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM1270GT144C5N 参数 Datasheet PDF下载

EPM1270GT144C5N图片预览
型号: EPM1270GT144C5N
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, 10ns, 980-Cell, CMOS, PQFP144, 22 X 22 MM, 0.50 MM PITCH, LEAD FREE, TQFP-144]
分类和应用: 输入元件可编程逻辑
文件页数/大小: 88 页 / 982 K
品牌: INTEL [ INTEL ]
 浏览型号EPM1270GT144C5N的Datasheet PDF文件第21页浏览型号EPM1270GT144C5N的Datasheet PDF文件第22页浏览型号EPM1270GT144C5N的Datasheet PDF文件第23页浏览型号EPM1270GT144C5N的Datasheet PDF文件第24页浏览型号EPM1270GT144C5N的Datasheet PDF文件第26页浏览型号EPM1270GT144C5N的Datasheet PDF文件第27页浏览型号EPM1270GT144C5N的Datasheet PDF文件第28页浏览型号EPM1270GT144C5N的Datasheet PDF文件第29页  
Chapter 2: MAX II Architecture  
2–17  
Global Signals  
Figure 2–13. Global Clock Generation  
GCLK0  
GCLK1  
GCLK2  
GCLK3  
4
Global Clock  
Network  
4
Logic Array(1)  
Note to Figure 2–13:  
(1) Any I/O pin can use a MultiTrack interconnect to route as a logic array-generated global clock signal.  
The global clock network drives to individual LAB column signals, LAB column  
clocks [3..0], that span an entire LAB column from the top to the bottom of the device.  
Unused global clocks or control signals in a LAB column are turned off at the LAB  
column clock buffers shown in Figure 2–14. The LAB column clocks [3..0] are  
multiplexed down to two LAB clock signals and one LAB clear signal. Other control  
signal types route from the global clock network into the LAB local interconnect. See  
“LAB Control Signals” on page 2–5 for more information.  
© October 2008 Altera Corporation  
MAX II Device Handbook  
 复制成功!