DC & Switching Characteristics
IOE Programmable Delay
See Tables 5–69 and 5–70 for IOE programmable delay.
Table 5–69. Stratix II IOE Programmable Delay on Column Pins
Note (1)
Minimum
Timing (2)
-3 Speed
-4 Speed
Grade
-5 Speed
Grade
Grade (3)
Min Max
Available
Settings
Parameter
Paths Affected
Min
Max
Min
Max
Min
Max
Offset Offset Offset Offset Offset Offset Offset Offset
(ps)
(ps)
(ps)
(ps)
(ps)
(ps)
(ps)
(ps)
Input delay from Pad to I/O
8
64
2
0
0
1,696
1,781
0
0
2,881
3,025
0
3,313
0
3,860
pin to internal
cells
dataout to logic
array
Input delay from Pad toI/O input
0
0
1,955
2,053
0
0
3,275
3,439
0
0
0
3,766
575
0
0
0
4,388
670
pin to input
register
register
Delay from
I/O output
0
0
316
332
0
0
500
525
output register
to output pin
register to pad
Output enable
pin delay
tXZ, tZX
2
0
0
305
320
0
0
483
507
556
647
Notes to Table 5–69:
(1) The incremental values for the settings are generally linear. For the exact delay associated with each setting, use the
latest version of the Quartus II software.
(2) The first number is the minimum timing parameter for industrial devices. The second number is the minimum
timing parameter for commercial devices.
(3) The first number applies to -3 speed grade EP2S15, EP2S30, EP2S60, and EP2S90 devices. The second number
applies to -3 speed grade EP2S130 and EP2S180 devices.
Altera Corporation
April 2011
5–51
Stratix II Device Handbook, Volume 1