欢迎访问ic37.com |
会员登录 免费注册
发布采购

5M570ZF256C5N 参数 Datasheet PDF下载

5M570ZF256C5N图片预览
型号: 5M570ZF256C5N
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, 17.7ns, 440-Cell, CMOS, PBGA256, 17 X 17 MM, 1 MM PITCH, LEAD FREE, FBGA-256]
分类和应用: 时钟LTEPC可编程逻辑
文件页数/大小: 166 页 / 4004 K
品牌: INTEL [ INTEL ]
 浏览型号5M570ZF256C5N的Datasheet PDF文件第13页浏览型号5M570ZF256C5N的Datasheet PDF文件第14页浏览型号5M570ZF256C5N的Datasheet PDF文件第15页浏览型号5M570ZF256C5N的Datasheet PDF文件第16页浏览型号5M570ZF256C5N的Datasheet PDF文件第18页浏览型号5M570ZF256C5N的Datasheet PDF文件第19页浏览型号5M570ZF256C5N的Datasheet PDF文件第20页浏览型号5M570ZF256C5N的Datasheet PDF文件第21页  
Chapter 2: MAX V Architecture  
2–5  
Logic Array Blocks  
adjacent LE for fast sequential LUT connections within the same LAB. Register chain  
connections transfer the output of one LE’s register to the adjacent LE’s register  
within an LAB. The Quartus® II software places associated logic within an LAB or  
adjacent LABs, allowing the use of local, LUT chain, and register chain connections  
for performance and area efficiency. Figure 2–3 shows the MAX V LAB.  
Figure 2–3. LAB Structure for MAX V Devices  
Row Interconnect  
Column Interconnect  
LE0  
LE1  
LE2  
LE3  
Fast I/O connection  
to IOE (1)  
Fast I/O connection  
to IOE (1)  
DirectLink  
DirectLink  
interconnect from  
adjacent LAB  
or IOE  
interconnect from  
adjacent LAB  
or IOE  
LE4  
LE5  
LE6  
LE7  
DirectLink  
DirectLink  
interconnect to  
adjacent LAB  
or IOE  
interconnect to  
adjacent LAB  
or IOE  
LE8  
LE9  
Logic Element  
LAB  
Local Interconnect  
Note to Figure 2–3:  
(1) Only from LABs adjacent to IOEs.  
December 2010 Altera Corporation  
MAX V Device Handbook  
 复制成功!