欢迎访问ic37.com |
会员登录 免费注册
发布采购

5AGXFB3H4F35I5 参数 Datasheet PDF下载

5AGXFB3H4F35I5图片预览
型号: 5AGXFB3H4F35I5
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 622MHz, 362730-Cell, CMOS, PBGA1152, FBGA-1152]
分类和应用: 时钟可编程逻辑
文件页数/大小: 182 页 / 2239 K
品牌: INTEL [ INTEL ]
 浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第85页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第86页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第87页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第88页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第90页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第91页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第92页浏览型号5AGXFB3H4F35I5的Datasheet PDF文件第93页  
AV-51002  
2015.12.16  
1-86  
Programmable Output Buffer Delay  
Programmable Output Buffer Delay  
Table 1-77: Programmable Output Buffer Delay for Arria V Devices  
This table lists the delay chain settings that control the rising and falling edge delays of the output buffer.  
You can set the programmable output buffer delay in the Quartus Prime software by setting the Output Buffer Delay Control assignment to either  
positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.  
Symbol  
Parameter  
Typical  
0 (default)  
50  
Unit  
ps  
ps  
DOUTBUF  
Rising and/or falling edge delay  
100  
ps  
150  
ps  
Glossary  
Table 1-78: Glossary  
Term  
Definition  
Differential I/O standards  
Receiver Input Waveforms  
Arria V GX, GT, SX, and ST Device Datasheet  
Send Feedback  
Altera Corporation  
 复制成功!