AV-51002
2015.12.16
1-83
Minimum Configuration Time Estimation
Minimum Configuration Time Estimation
Table 1-73: Minimum Configuration Time Estimation for Arria V Devices
The estimated values are based on the configuration .rbf sizes in Uncompressed .rbf Sizes for Arria V Devices table.
Active Serial(107)
Fast Passive Parallel(108)
Variant
Member Code
Width
DCLK (MHz) Minimum Configura‐
tion Time (ms)
Width
DCLK (MHz)
Minimum Configuration Time
(ms)
A1
A3
A5
A7
B1
B3
B5
B7
C3
C7
D3
D7
B3
B5
D3
D5
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
4
100
100
100
100
100
100
100
100
100
100
100
100
100
100
100
100
178
178
255
255
344
344
465
465
178
255
344
465
465
465
465
465
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
16
125
125
125
125
125
125
125
125
125
125
125
125
125
125
125
125
36
36
51
51
69
69
93
93
36
51
69
93
93
93
93
93
Arria V GX
Arria V GT
Arria V SX
Arria V ST
(107)
DCLKfrequency of 100 MHz using external CLKUSR.
Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic.
(108)
Arria V GX, GT, SX, and ST Device Datasheet
Send Feedback
Altera Corporation