欢迎访问ic37.com |
会员登录 免费注册
发布采购

320 参数 Datasheet PDF下载

320图片预览
型号: 320
PDF下载: 下载PDF文件 查看货源
内容描述: 赛扬D处理器 [Celeron D Processor]
分类和应用:
文件页数/大小: 82 页 / 1743 K
品牌: INTEL [ INTEL ]
 浏览型号320的Datasheet PDF文件第52页浏览型号320的Datasheet PDF文件第53页浏览型号320的Datasheet PDF文件第54页浏览型号320的Datasheet PDF文件第55页浏览型号320的Datasheet PDF文件第57页浏览型号320的Datasheet PDF文件第58页浏览型号320的Datasheet PDF文件第59页浏览型号320的Datasheet PDF文件第60页  
Pin Listing and Signal Descriptions  
Table 4-3. Signal Description (Sheet 3 of 8)  
Name  
Type  
Description  
D[63:0]# (Data) are the data signals. These signals provide a 64-bit data path  
between the processor FSB agents, and must connect the appropriate pins on  
all such agents. The data driver asserts DRDY# to indicate a valid data transfer.  
D[63:0]# are quad-pumped signals and will thus be driven four times in a  
common clock period. D[63:0]# are latched off the falling edge of both  
DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16 data signals correspond to a  
pair of one DSTBP# and one DSTBN#. The following table shows the grouping  
of data signals to data strobes and DBI#.  
Quad-Pumped Signal Groups  
DSTBN#/  
DSTBP#  
Input/  
Output  
Data Group  
DBI#  
D[63:0]#  
D[15:0]#  
D[31:16]#  
D[47:32]#  
D[63:48]#  
0
1
2
3
0
1
2
3
Furthermore, the DBI# pins determine the polarity of the data signals. Each  
group of 16 data signals corresponds to one DBI# signal. When the DBI# signal  
is active, the corresponding data group is inverted and therefore sampled active  
high.  
DBI[3:0]# (Data Bus Invert) are source synchronous and indicate the polarity of  
the D[63:0]# signals.The DBI[3:0]# signals are activated when the data on the  
data bus is inverted. If more than half the data bits, within a 16-bit group, would  
have been asserted electrically low, the bus agent may invert the data bus  
signals for that particular sub-phase for that 16-bit group.  
DBI[3:0] Assignment To Data Bus  
Input/  
Output  
DBI[3:0]#  
Bus Signal  
Data Bus Signals  
DBI3#  
DBI2#  
DBI1#  
DBI0#  
D[63:48]#  
D[47:32]#  
D[31:16]#  
D[15:0]#  
DBR# (Debug Reset) is used only in processor systems where no debug port is  
implemented on the system board. DBR# is used by a debug port interposer so  
that an in-target probe can drive system reset. If a debug port is implemented in  
the system, DBR# is a no connect in the system. DBR# is not a processor signal.  
DBR#  
Output  
DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on  
Input/ the processor FSB to indicate that the data bus is in use. The data bus is  
Output released after DBSY# is de-asserted. This signal must connect the appropriate  
pins on all processor FSB agents.  
DBSY#  
DEFER# is asserted by an agent to indicate that a transaction cannot be  
guaranteed in-order completion. Assertion of DEFER# is normally the  
responsibility of the addressed memory or Input/Output agent. This signal must  
connect the appropriate pins of all processor FSB agents.  
DEFER#  
DP[3:0]#  
Input  
DP[3:0]# (Data Parity) provide parity protection for the D[63:0]# signals. They  
are driven by the agent responsible for driving D[63:0]#, and must connect the  
appropriate pins of all Celeron D processor FSB agents.  
Input/  
Output  
56  
Datasheet  
 复制成功!