欢迎访问ic37.com |
会员登录 免费注册
发布采购

313072-002 参数 Datasheet PDF下载

313072-002图片预览
型号: 313072-002
PDF下载: 下载PDF文件 查看货源
内容描述: 高级内存缓冲器 [Advanced Memory Buffer]
分类和应用:
文件页数/大小: 250 页 / 3863 K
品牌: INTEL [ INTEL ]
 浏览型号313072-002的Datasheet PDF文件第129页浏览型号313072-002的Datasheet PDF文件第130页浏览型号313072-002的Datasheet PDF文件第131页浏览型号313072-002的Datasheet PDF文件第132页浏览型号313072-002的Datasheet PDF文件第134页浏览型号313072-002的Datasheet PDF文件第135页浏览型号313072-002的Datasheet PDF文件第136页浏览型号313072-002的Datasheet PDF文件第137页  
DDR MemBIST  
3. No user data is required, as fixed data (selected in MBCSR) will be used for this  
test. Therefore, the MBDATA[9:0] and MBLFSRSED registers are not written.  
4. Program MBCSR.  
These fields are required for the specified test:  
— Program DTYPE (bits [9:8]) to 00 to select fixed data pattern.  
— Program ATYPE (bits [7:6]) to 10 to use the address range already defined in  
the MB_START_ADDR and MB_END_ADDR registers.  
— Select either Rank 0 or Rank 1 by programming CS (bits [21:20]).  
— MBDATA (bit 14) and ENABLE288 (bit 15) are not relevant when fixed data has  
been selected. INVERT (bit 19) is unnecessary for fixed data, since the data  
choices include inverses for all fixed data patterns. Rewrite these fields with  
their default values.  
The values for these fields can be selected to choose options for use during  
MemBIST operation:  
— Program ABAR (bit 13) to select DAI if desired.  
— Either program CMD (bits [5:4]) to be “01” (write only without data  
comparison) or “11” (write followed by read with data comparison).  
— Program FAST (bits [11:10]) to select Fast X, Fast Y, Fast XY, or XZY  
(column->bank->row) address sequencing.  
— Program ADIR (bit 12) to select whether addresses should increment or  
decrement.  
— Program FIXED (bits [18:16]) to specify which fixed data pattern to apply.  
Set these control values to start the MemBIST engine.  
— Set ALGO (bits 26:24) to 0 to prevent the algorithm engine from overwriting  
bits it controls in MBCSR.  
— Set ABORT (bit 28) to 0.  
— Clear PF (bit 30). Hardware will set this bit if a failure is detected.  
— If desired to halt whenever there is an error, set HALT (bit 29).  
— Set START (bit 31) to 1 to start MemBIST execution.  
5. Check the MemBIST results, and if checking was enabled, observe failure data or  
address through MBDATA registers and MB_ERR_DATA registers:  
— Check MBCSR:start. 0 means MemBIST has completed. Check MBCSR:PF. 1  
means a failure has occurred.  
— Failure data bit location accumulator will be stored in MBDATA[8, 3:0].  
— Up to 5 failure addresses will be placed in MBDATA[9, 7:4]  
— Failure data will be stored in MB_ERR_DATA[3:0][4:0] registers.  
11.4.2  
Write Random Data to a Range of DRAM Addresses and  
Check  
This describes writing randomly generated data to a range of DRAM addresses and  
checking this data.  
1. Set up registers for normal DRAM operation.  
2. Program MB_START_ADDR and MB_END_ADDR registers to the desired address  
range to be tested.  
Intel® 6400/6402 Advanced Memory Buffer Datasheet  
133