欢迎访问ic37.com |
会员登录 免费注册
发布采购

300834 参数 Datasheet PDF下载

300834图片预览
型号: 300834
PDF下载: 下载PDF文件 查看货源
内容描述: 双核英特尔​​®至强®处理器 [Dual-Core Intel Xeon Processor]
分类和应用:
文件页数/大小: 104 页 / 3687 K
品牌: INTEL [ INTEL ]
 浏览型号300834的Datasheet PDF文件第79页浏览型号300834的Datasheet PDF文件第80页浏览型号300834的Datasheet PDF文件第81页浏览型号300834的Datasheet PDF文件第82页浏览型号300834的Datasheet PDF文件第84页浏览型号300834的Datasheet PDF文件第85页浏览型号300834的Datasheet PDF文件第86页浏览型号300834的Datasheet PDF文件第87页  
Features  
7 Features  
7.1  
Power-On Configuration Options  
Several configuration options can be configured by hardware. The Dual-Core Intel Xeon  
Processor 5000 series samples its hardware configuration at reset, on the active-to-  
inactive transition of RESET#. For specifics on these options, please refer to Table 7-1.  
The sampled information configures the processor for subsequent operation. These  
configuration options cannot be changed except by another reset. All resets reconfigure  
the processor, for reset configuration purposes, the processor does not distinguish  
between a “warm” reset (PWRGOOD signal remains asserted during reset) and a  
“power-on” reset.  
Table 7-1.  
Power-On Configuration Option Lands  
Configuration Option  
Output tri state  
Land Name  
Notes  
SMI#  
A3#  
1,2  
1,2  
1,2  
Execute BIST (Built-In Self Test)  
In Order Queue de-pipelining (set IOQ depth to  
1)  
A7#  
Disable MCERR# observation  
Disable BINIT# observation  
Disable bus parking  
A9#  
A10#  
1,2  
1,2  
A15#  
1,2  
Symmetric agent arbitration ID  
Force single logical processor  
BR[1:0]#  
A31#  
1,2  
1,2,3  
Notes:  
1.  
2.  
3.  
Asserting this signal during RESET# will select the corresponding option.  
Address pins not identified in this table as configuration options should not be asserted during RESET#.  
This mode is not tested.  
7.2  
Clock Control and Low Power States  
The Dual-Core Intel Xeon Processor 5000 series support the Enhanced HALT  
Powerdown state in addition to the HALT Powerdown state and Stop-Grant states to  
reduce power consumption by stopping the clock to internal sections of the processor,  
depending on each particular state. See Figure 7-1 for a visual representation of the  
processor low power states.  
The Enhanced HALT state is enabled by default in the Dual-Core Intel Xeon Processor  
5000 series. The Enhanced HALT state must remain enabled via the BIOS for the  
processor to remain within its specifications. For processors that are already running at  
the lowest core to bus ratio for its nominal operating point, the processor will transition  
to the HALT Powerdown state instead of the Enhanced HALT state.  
The Stop Grant state requires chipset and BIOS support on multiprocessor systems. In  
a multiprocessor system, all the STPCLK# signals are bussed together, thus all  
processors are affected in unison. The Hyper-Threading Technology feature adds the  
conditions that all logical processors share the same STPCLK# signal internally. When  
the STPCLK# signal is asserted, the processor enters the Stop Grant state, issuing a  
Stop Grant Special Bus Cycle (SBC) for each processor or logical processor. The chipset  
Dual-Core Intel® Xeon® Processor 5000 Series Datasheet  
83