A10-DATASHEET
2015.12.31
109
Document Revision History
Date
Version
Changes
August 2014
2014.08.18
•
•
Changed the 3 V I/O conditions in Table 2.
Table 3:
•
•
•
Added a note to the Minimum and Maximum operating conditions.
Changed VCCERAM values.
Changed the Maximum recommended operating conditions for 3 V I/O VI.
•
•
•
Added a note to the I/O pin pull-up tolerance in Table 12.
Changed the VIH values for LVTTL, LVCMOS and 2.5 I/O standards in Table 13.
Table 14, Table 15, and Table 16:
•
•
Added SSTL-12 I/O standard.
Removed Class I, II for SSTL-135 and SSTL-125 I/O standards.
•
Table 19:
•
•
•
Changed the minimum data rate specification for transmitter and receiver data rates.
Changed the minimum frequency specification for the fractional PLL.
Changed the minimum frequency specification for the CMU PLL.
•
•
Changed the Core Speed Grade with Power Options section in Table 20.
Table 21:
•
•
•
•
Changed the minimum data rate specification for transmitter and receiver data rates.
Changed the minimum frequency specification for the Fractional PLL.
Changed the minimum frequency specification for the CMU PLL.
Changed the minimum frequency of the ATX PLL.
•
Table 23:
•
•
Added a note to the High Speed Differential I/O standard.
Changed the specifications for CLKUSR pin.
•
•
•
•
Added columns in Table 29.
Changed the maximum fHSCLK_in and txJitter in Table 32.
Changed the minimum formula for tCD2UMC in Table 42, Table 43, Table 44, and Table 46.
Changed the CLKUSR maximum frequency and minimum number of cycles in Table 47.
Arria 10 Device Datasheet
Send Feedback
Altera Corporation