欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM186EM-25VIW 参数 Datasheet PDF下载

AM186EM-25VIW图片预览
型号: AM186EM-25VIW
PDF下载: 下载PDF文件 查看货源
内容描述: 8位/ 16位微控制器 [8-Bit/16-Bit Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 146 页 / 1574 K
品牌: INNOVASIC [ INNOVASIC, INC ]
 浏览型号AM186EM-25VIW的Datasheet PDF文件第99页浏览型号AM186EM-25VIW的Datasheet PDF文件第100页浏览型号AM186EM-25VIW的Datasheet PDF文件第101页浏览型号AM186EM-25VIW的Datasheet PDF文件第102页浏览型号AM186EM-25VIW的Datasheet PDF文件第104页浏览型号AM186EM-25VIW的Datasheet PDF文件第105页浏览型号AM186EM-25VIW的Datasheet PDF文件第106页浏览型号AM186EM-25VIW的Datasheet PDF文件第107页  
IA186EM/IA188EM  
Data Sheet  
8-Bit/16-Bit Microcontrollers  
February 25, 2011  
Table 81. Alphabetic Key to Waveform Parameters (Continued)  
No. Name  
Description  
7
2
tCLDV  
tCLDX  
tCLEV  
tCLHAV  
tCLRF  
tCLRH  
tCLRL  
tCLSH  
tCLSL  
tCLSRY  
tCLTMV  
tCOAOB  
tCVCTV  
tCVCTX  
tCVDEX  
tCXCSX  
tDVCL  
tDVSH  
tDXDL  
tHVCL  
tINVCH  
tINVCL  
tLCRF  
Data Valid Delay  
Data in Hold  
clkouta Low to sden Valid  
hlda Valid Delay  
clkouta High to rfsh_n Invalid  
rd_n Inactive Delay  
71  
62  
82  
27  
25  
4
72  
48  
55  
83  
20  
31  
21  
17  
1
75  
19  
58  
53  
54  
86  
23  
10  
13  
61  
84  
57  
85  
29  
59  
28  
26  
77  
78  
47  
35  
34  
33  
32  
rd_n Active Delay  
Status Inactive Delay  
clkouta Low to sclk Low  
srdy Transition Hold Time  
Timer Output Delay  
clkouta to clkoutb Skew  
Control Active Delay 1  
Control Inactive Delay  
den_n Inactive Delay  
mcs_n/pcs_n Hold from Command Inactive  
Data in Setup  
Data Valid to SCLK High  
den_n Inactive to dt/r_n Low  
hld Setup Time  
Peripheral Setup Time  
drq Setup Time  
lcs_n Inactive to rfsh_n Active Delay  
ale High to Address Valid  
ale Width  
ad Address Hold from ALE Inactive  
Maximum PLL Lock Time  
lcs_n Precharge Pulse Width  
res_n Setup Time  
tLHAV  
tLHLL  
tLLAX  
tLOCK  
tLRLL  
tRESIN  
tRFCY  
tRHAV  
tRHDX  
tRHLH  
tRLRH  
tSHDX  
tSLDV  
tSRYCL  
tWHDEX  
tWHDX  
tWHLH  
tWLWH  
rfsh_n Cycle Time  
rd_n Inactive to ad Address Active  
rd_n High to Data Hold on ad Bus  
rd_n Inactive to ale High  
rd_n Pulse Width  
sclk High to SPI Data Hold  
sclk Low SPI Data Hold  
srdy Transition Setup Time  
wr_n Inactive to den_n Inactive  
Data Hold after wr_n  
wr_n Inactive to ale High  
wr_n Pulse Width  
®
IA211050831-19  
UNCONTROLLED WHEN PRINTED OR COPIED  
http://www.Innovasic.com  
Customer Support:  
Page 103 of 146  
1-888-824-4184  
 复制成功!