欢迎访问ic37.com |
会员登录 免费注册
发布采购

SAK-C167CR-LM 参数 Datasheet PDF下载

SAK-C167CR-LM图片预览
型号: SAK-C167CR-LM
PDF下载: 下载PDF文件 查看货源
内容描述: 16位单芯片微控制器 [16-Bit Single-Chip Microcontroller]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 74 页 / 954 K
品牌: INFINEON [ Infineon ]
 浏览型号SAK-C167CR-LM的Datasheet PDF文件第1页浏览型号SAK-C167CR-LM的Datasheet PDF文件第2页浏览型号SAK-C167CR-LM的Datasheet PDF文件第3页浏览型号SAK-C167CR-LM的Datasheet PDF文件第4页浏览型号SAK-C167CR-LM的Datasheet PDF文件第6页浏览型号SAK-C167CR-LM的Datasheet PDF文件第7页浏览型号SAK-C167CR-LM的Datasheet PDF文件第8页浏览型号SAK-C167CR-LM的Datasheet PDF文件第9页  
16-Bit Single-Chip Microcontroller  
C166 Family  
C167CR/C167SR  
C167CR/C167SR  
• High Performance 16-bit CPU with 4-Stage Pipeline  
– 80/60 ns Instruction Cycle Time at 25/33 MHz CPU Clock  
– 400/303 ns Multiplication (16 × 16 bit), 800/606 ns Division (32 / 16 bit)  
– Enhanced Boolean Bit Manipulation Facilities  
– Additional Instructions to Support HLL and Operating Systems  
– Register-Based Design with Multiple Variable Register Banks  
– Single-Cycle Context Switching Support  
– 16 MBytes Total Linear Address Space for Code and Data  
– 1024 Bytes On-Chip Special Function Register Area  
• 16-Priority-Level Interrupt System with 56 Sources, Sample-Rate down to 40/30 ns  
• 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via  
Peripheral Event Controller (PEC)  
• Clock Generation via on-chip PLL (factors 1:1.5/2/2.5/3/4/5),  
via prescaler or via direct clock input  
• On-Chip Memory Modules  
– 2 KBytes On-Chip Internal RAM (IRAM)  
– 2 KBytes On-Chip Extension RAM (XRAM)  
– 128/32 KBytes On-Chip Mask ROM  
• On-Chip Peripheral Modules  
– 16-Channel 10-bit A/D Converter with Programmable Conversion Time  
down to 7.8 µs  
– Two 16-Channel Capture/Compare Units  
– 4-Channel PWM Unit  
– Two Multi-Functional General Purpose Timer Units with 5 Timers  
– Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous)  
– On-Chip CAN Interface (Rev. 2.0B active) with 15 Message Objects  
(Full CAN / Basic CAN)  
• Up to 16 MBytes External Address Space for Code and Data  
– Programmable External Bus Characteristics for Different Address Ranges  
– Multiplexed or Demultiplexed External Address/Data Buses with 8-Bit or 16-Bit  
Data Bus Width  
– Five Programmable Chip-Select Signals  
– Hold- and Hold-Acknowledge Bus Arbitration Support  
• Idle and Power Down Modes  
• Programmable Watchdog Timer and Oscillator Watchdog  
• Up to 111 General Purpose I/O Lines,  
partly with Selectable Input Thresholds and Hysteresis  
Data Sheet  
1
V3.2, 2001-07  
 复制成功!