ICS1893CF Data Sheet - Release
Chapter 7 Management Register Set
7.14 Register 19: Extended Control Register 2
The Extended Control Register provides more refined control of the internal ICS1893CF operations.
Note:
1. For an explanation of acronyms used in Table 7-20, see Chapter 1, “Abbreviations and Acronyms”.
2. During any write operation to any bit in this register, the STA must write the default value to all
Reserved bits.
Table 7-21. Extended Control Register (register [0x13])
Bit
Definition
When Bit = 0
When Bit = 1
Ac-
SF
De-
Hex
cess
fault
19.15 Node Mode
Node mode
Repeater mode
Software mode
RO
RO
–
–
0
1
4
19.14 Hardware/Software
Mode
Hardware mode
19.13 Remote Fault
No faults detected
Remote fault
detected
RO
–
0
19.12 ICS reserved
19.11 ICS reserved
19.10 ICS reserved
Read unspecified
Read unspecified
Read unspecified
See Table 7-22
See Table 7-22
Read unspecified
Read unspecified
Read unspecified
See Table 7-22
See Table 7-22
RW
RW
RO
RW
RW
RW
–
–
–
–
–
–
0
0
0
1
0
0
2
0
19.9
19.8
19.7
AMDIX_EN
MDI_MODE
Twisted Pair Tri-State
Enable, TPTRI
Twisted Pair Signals
are not Tri-Stated or
No effect
Twisted Pair
Signals are
Tri-Stated
19.6
19.5
19.4
19.3
19.2
19.1
19.0
ICS reserved
ICS reserved
ICS reserved
ICS reserved
ICS reserved
ICS reserved
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
Read unspecified
RW
RW
RW
RW
RW
RW
RW
–
–
–
–
–
–
–
0
0
0
0
0
0
1
1
Automatic 100Base-TX
Power Down
Do not automatically Power down
power down automatically
† The default is the state of this pin at reset.
ICS1893CF, Rev. J, 08/11/09
August, 2009
Copyright © 2009, Integrated Device Technology, Inc.
All rights reserved.
80