欢迎访问ic37.com |
会员登录 免费注册
发布采购

1892Y-14 参数 Datasheet PDF下载

1892Y-14图片预览
型号: 1892Y-14
PDF下载: 下载PDF文件 查看货源
内容描述: [Ethernet Transceiver, 1-Trnsvr, CMOS, PQFP64]
分类和应用: 以太网:16GBASE-T电信电信集成电路
文件页数/大小: 148 页 / 1762 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1892Y-14的Datasheet PDF文件第106页浏览型号1892Y-14的Datasheet PDF文件第107页浏览型号1892Y-14的Datasheet PDF文件第108页浏览型号1892Y-14的Datasheet PDF文件第109页浏览型号1892Y-14的Datasheet PDF文件第111页浏览型号1892Y-14的Datasheet PDF文件第112页浏览型号1892Y-14的Datasheet PDF文件第113页浏览型号1892Y-14的Datasheet PDF文件第114页  
ICS1892  
10Base-T/100Base-TX Integrated PHYceiver™  
TSD  
Table 9-6. MAC/Repeater Interface Pins: Media Independent Interface (MII) (Continued)  
Pin  
Pin  
Pin  
Pin Description  
Name Number  
Type  
MDIO  
30  
Input/ Management Data Input/Output.  
Output This pin’s signal is a tri-statable line driven by one of the following:  
Station management (STA), to transfer command information  
The ICS1892, to transfer status information.  
All transfers and sampling are synchronous with the signal on the MDC  
pin.  
Note: If the ICS1892 is to be used in an application that uses the  
mechanical MII specification, MDIO must have a 1.5 k5%  
pull-up resistor at the ICS1892 end and a 2 k5% pull-down  
resistor at the station management end. (These resistors enable  
the station management to determine if the connection is intact.)  
RXCLK  
37  
Receive Clock.  
The ICS1892 sources the RXCLK to the MAC/repeater. The ICS1892  
uses RXCLK to synchronize the signals on the following pins: RXD0–3,  
RXDV, and RXER. The following table contrasts the behavior on the  
RXCLK pin when the mode for the ICS1892 is either 10Base-T or  
100Base-TX.  
10Base-T  
100Base-TX  
The RXCLK frequency is 2.5 MHz.  
The RXCLK frequency is 25 MHz.  
The ICS1892 generates RXCLK  
from the MDI data stream using a  
digital PLL. When the MDI data  
stream terminates, the PLL  
The ICS1892 generates RXCLK  
from the MDI data stream while there  
is a valid link (that is, either data or  
IDLEs). In the absence of a link, the  
continues to operate, synchronously ICS1892 uses the REFIN clock to  
referenced to the last packet  
received.  
generate the RXCLK.  
The ICS1892 switches between  
clock sources during the period  
between when CRS is being  
asserted and RXDV is being  
asserted. While the ICS1892 locks  
onto the incoming data stream, a  
clock phase change of up to 360  
degrees can occur.  
The ICS1892 switches between  
clock sources during the period  
between when CRS is being  
asserted and RXDV is being  
asserted. While the ICS1892 is  
bringing up a link, a clock phase  
change of up to 360 degrees can  
occur.  
Note: The signal on the RXCLK pin is conditioned by RXTRI.  
RXD0,  
RXD1,  
RXD2,  
RXD3  
35,  
34,  
33,  
32  
Receive Data 0–3.  
RXD0 is the least-significant bit and RXD3 is the most-significant bit of  
the MII receive data nibble.  
While the ICS1892 asserts RXDV, the ICS1892 transfers the receive  
data signals on the RXD0–RXD3 pins to the MAC/Repeater Interface  
synchronously on the rising edges of RXCLK.  
IDT™ / ICS™ 10Base-T/100Base-TX Integrated PHYceiver™  
ICS1892  
110  
 复制成功!