欢迎访问ic37.com |
会员登录 免费注册
发布采购

1526GT 参数 Datasheet PDF下载

1526GT图片预览
型号: 1526GT
PDF下载: 下载PDF文件 查看货源
内容描述: [PLL Based Clock Driver, 1526 Series, 3 True Output(s), 0 Inverted Output(s), CMOS, PDSO16, 4.40 MM, 0.65 M PITCH, LEAD FREE, TSSOP-16]
分类和应用: 驱动光电二极管逻辑集成电路
文件页数/大小: 12 页 / 711 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1526GT的Datasheet PDF文件第1页浏览型号1526GT的Datasheet PDF文件第3页浏览型号1526GT的Datasheet PDF文件第4页浏览型号1526GT的Datasheet PDF文件第5页浏览型号1526GT的Datasheet PDF文件第6页浏览型号1526GT的Datasheet PDF文件第7页浏览型号1526GT的Datasheet PDF文件第8页浏览型号1526GT的Datasheet PDF文件第9页  
ICS1526
Video Clock Synthesizer
ICS1526 Data Sheet
TSD
Section 1 Overview
Section 1
Overview
The ICS1526 has the ability to operate in line-locked
mode with the HSYNC input.
The ICS1526 is a user-programmable,
high-performance general purpose clock generator. It
is intended for graphics system line-locked and
genlocked applications and provides the clock signals
required by high-performance analog-to-digital
converters.
1.1 Phase-Locked Loop
The phase-locked loop has a very wide input frequency
range (8 kHz to 100 MHz). Not only is the ICS1526 an
excellent, general purpose clock synthesizer, but it is
also capable of line-locked operation. Refer to the
block diagram below.
Figure 1-1
Simplified Block Diagram
OSC
HSYNC
Divider
3..129
PFD
CP
VCO
VCOD
2,4,8,16
CLK
FD
12..4103
Flip-flop
VSYNC
Flip-flop
HSYNC_out
VSYNC_out
Note: Polarity controls and other circuit elements are not shown in above diagram for simplicity
The heart of the ICS1526 is a voltage controlled
oscillator (VCO). The VCOs speed is controlled by the
voltage on the loop filter. This voltage will be described
later in this section.
The VCOs clock output is first passed through the VCO
Divider (VCOD). The VCOD allows the VCO to operate
at higher speeds than the required output clock.
NOTE:
Under normal, locked operation the VCOD has
no effect on the speed of the output clocks, just the
VCO frequency.
The output of the VCOD is the full speed output
frequency seen on the CLK. This clock is then sent
through the 12-bit internal Feedback Divider (FD). The
feedback divider controls how many clocks are seen
during every cycle of the input reference.
The Phase Frequency Detector (PFD) then compares
the feedback to the input and controls the filter voltage
by enabling and disabling the charge pump. The
charge pump has programmable current drive and will
source and sink current as appropriate to keep the
input and the clock output aligned.
MDS 1526 K
2
The input HSYNC and VSYNC can be conditioned by a
high-performance Schmitt-trigger by sharpening the
rising/falling edge.
The HSYNC_out and VSYNC_out signals are aligned
with the output clock (CLK) via a set of flip flops.
1.2 Output Drivers and Logic Inputs
The ICS1526 uses low-voltage TTL (LVTTL) inputs and
LVCMOS outputs, operating at the 3.3 V supply
voltage. The LVTTL inputs are 5 V tolerant.
The LVCMOS drive resistive terminations or
transmission lines.
1.3 Automatic Power-On Reset Detection
The ICS1526 has automatic power-on reset detection
(POR) circuitry and it resets itself if the supply voltage
drops below threshold values. No external connection
to a reset signal is required.
Revision 110905
IDT™
In te grated Circuit Systems, 525 Race Stre e t, Sa n Jose , CA 95 126, tel (408 ) 29 7-120 1
/ ICS™
Video Clock Synthesizer
2
w w w. i c s t . c o m
ICS1526