欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS1893CK 参数 Datasheet PDF下载

ICS1893CK图片预览
型号: ICS1893CK
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3 -V的10Base -T / 100BASE - TX集成PHYceive [3.3-V 10Base-T/100Base-TX Integrated PHYceive]
分类和应用: 电信集成电路
文件页数/大小: 126 页 / 1927 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS1893CK的Datasheet PDF文件第60页浏览型号ICS1893CK的Datasheet PDF文件第61页浏览型号ICS1893CK的Datasheet PDF文件第62页浏览型号ICS1893CK的Datasheet PDF文件第63页浏览型号ICS1893CK的Datasheet PDF文件第65页浏览型号ICS1893CK的Datasheet PDF文件第66页浏览型号ICS1893CK的Datasheet PDF文件第67页浏览型号ICS1893CK的Datasheet PDF文件第68页  
ICS1893CF Data Sheet - Release  
Chapter 7 Management Register Set  
7.8.2 Parallel Detection Fault (bit 6.4)  
The ICS1893CF sets this bit to a logic one if a parallel detection fault is encountered. A parallel detection  
fault occurs when the ICS1893CF cannot disseminate the technology being used by its remote link partner.  
Bit 6.4 is a latching high (LH) status bit. (For more information on latching high and latching low bits, see  
Section 7.1.4.1, “Latching High Bits” and Section 7.1.4.2, “Latching Low Bits”.)  
7.8.3 Link Partner Next Page Able (bit 6.3)  
Bit 6.3 is a status bit that reports the capabilities of the remote link partner to support the Next Page  
features of the auto-negotiation process. The ICS1893CF sets this bit to a logic one if the remote link  
partner sets the Next Page bit in its Link Control Word.  
7.8.4 Next Page Able (bit 6.2)  
Bit 6.2 is a status bit that reports the capabilities of the ICS1893CF to support the Next Page features of the  
auto-negotiation process. The ICS1893CF sets this bit to a logic one to indicate that it can support these  
features.  
7.8.5 Page Received (bit 6.1)  
The ICS1893CF sets its Page Received bit to a logic one whenever a new Link Control Word is received  
and stored in its Auto-Negotiation link partner ability register. The Page Received bit is cleared to logic zero  
on a read of the Auto-Negotiation Expansion Register.  
Bit 6.1 is a latching high (LH) status bit. (For more information on latching high and latching low bits, see  
Section 7.1.4.1, “Latching High Bits” and Section 7.1.4.2, “Latching Low Bits”.)  
7.8.6 Link Partner Auto-Negotiation Able (bit 6.0)  
If the ICS1893CF:  
Does not receive Fast Link Pulse bursts from its remote link partner, then this bit remains a logic zero.  
Receives valid FLP bursts from its remote link partner (thereby indicating that it can participate in the  
auto-negotiation process), then the ICS1893CF sets this bit to a logic one.  
ICS1893CF, Rev. F, 03/01/07  
Mar. 2007  
Copyright © 2007, Integrated Device Technology, Inc.  
All rights reserved.  
64  
 复制成功!