欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBMN312804CT3B-75H 参数 Datasheet PDF下载

IBMN312804CT3B-75H图片预览
型号: IBMN312804CT3B-75H
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 16MX8, 5.4ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54]
分类和应用: 时钟动态存储器光电二极管内存集成电路
文件页数/大小: 66 页 / 2855 K
品牌: IBM [ IBM ]
 浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第1页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第2页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第4页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第5页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第6页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第7页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第8页浏览型号IBMN312804CT3B-75H的Datasheet PDF文件第9页  
Preliminary
Pin Description
CK
CKE
CS (CS0, CS1)
RAS
CAS
WE
BS1, BS0
A0 - A11
Clock Input
Clock Enable
Chip Select
IBMN312164CT3 IBMN312804CT3
IBMN312404CT3
128Mb Synchronous DRAM - Die Revision B
DQ0-DQ15
DQM, LDQM, UDQM
V
DD
V
SS
V
DDQ
V
SSQ
NC
Data Input/Output
Data Mask
Power (+3.3V)
Ground
Power for DQs (+3.3V)
Ground for DQs
No Connection
Row Address Strobe
Column Address Strobe
Write Enable
Bank Select
Address Inputs
Input/Output Functional Description
Symbol
CLK
Type
Input
Polarity
Positive
Edge
Active High
Function
The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock.
Activates the CLK signal when high and deactivates the CLK signal when low. By deactivating the
clock, CKE low initiates the Power Down mode, Suspend mode, or the Self Refresh mode.
CKE
Input
CS, CS0,
CS1
RAS, CAS,
WE
BS0, BS1
Input
CS (CS0, CS1 for stacked devices) enables the command decoder when low and disables the
Active Low command decoder when high. When the command decoder is disabled, new commands are
ignored but previous operations continue.
Active Low
When sampled at the positive rising edge of the clock, CAS, RAS, and WE define the operation to
be executed by the SDRAM.
Selects which bank is to be active.
During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when sam-
pled at the rising clock edge.
During a Read or Write command cycle, A0-A9 and A11 defines the column address (CA0-CA9,
CA11) when sampled at the rising clock edge.
A10 is used to invoke auto-precharge operation at the end of the burst read or write cycle. If A10 is
high, auto-precharge is selected and BS0, BS1 defines the bank to be precharged. If A10 is low,
autoprecharge is disabled.
During a Precharge command cycle, A10 is used in conjunction with BS0, BS1 to control which
bank(s) to precharge. If A10 is high, all banks will be precharged regardless of the state of BS. If
A10 is low, then BS0 and BS1 are used to define which bank to precharge.
Data Input/Output pins operate in the same manner as on conventional DRAMs.
Input
Input
A0 - A11
Input
DQ0 - DQ15
Input-
Output
DQM
LDQM
UDQM
Input
The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high.
In x16 products, LDQM and UDQM control the lower and upper byte I/O buffers, respectively. In
Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output
Active High
enable. DQM low turns the output buffers on and DQM high turns them off. In Write mode, DQM
has a latency of zero and operates as a word mask by allowing input data to be written if it is low
but blocks the write operation if DQM is high.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide improved noise immunity.
V
DD
, V
SS
V
DDQ
V
SSQ
Supply
Supply
06K7582.H03335A
01/01
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 3 of 66