IBMN312164CT3
IBMN312804CT3
IBMN312404CT3
Preliminary
128Mb Synchronous DRAM - Die Revision B
Block Diagram
Column Decoder
Column Decoder
CKE Buffer
CKE
CLK
Cell Array
Memory Bank 0
Cell Array
Memory Bank 1
CLK Buffer
Sense Amplifiers
Sense Amplifiers
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
DQ0
DQX
A11
BS0
BS1
A10
DQM
Column Decoder
Column Decoder
CS
RAS
CAS
Cell Array
Cell Array
Memory Bank 2
Memory Bank 3
WE
Sense Amplifiers
Sense Amplifiers
Cell Array, per bank, for 8Mb x 4 DQ: 4096 Row x 2048 Col x 4 DQ (DQ0-DQ3).
Cell Array, per bank, for 4Mb x 8 DQ: 4096 Row x 1024 Col x 8 DQ (DQ0-DQ7).
Cell Array, per bank, for 2Mb x 16 DQ: 4096 Row x 512 Col x 16 DQ (DQ0-DQ15).
©IBM Corporation. All rights reserved.
06K7582.H03335A
01/01
Use is further subject to the provisions at the end of this document.
Page 5 of 66