Preliminary
PowerPC 405GPr Embedded Processor Data Sheet
Signal Functional Description (Part 1 of 8)
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.
Notes:
1. Receiver input has hysteresis.
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 45 for recommended termination values.
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 45 for recommended termination values.
4. If not used, must pull up.
5. If not used, must pull down.
6. Strapping input during reset; pull up or pull down as required.
7. Pull-up may be required. See “External Bus Control Signals” on page 46.
Signal
Name
Description
I/OType
Notes
PCI Interface
5V tolerant
3.3V PCI
PCIAD31:0
PCI Address/Data Bus. Multiplexed address and data bus.
PCI bus command and byte enables.
I/O
I/O
5V tolerant
3.3V PCI
PCIC3:0[BE3:0]
PCIParity
PCI parity. Parity is even across PCIAD0:31 and PCIC0:3[BE0:3].
PCIParity is valid one cycle after either an address or data phase.
The PCI device that drove PCIAD0:31 is responsible for driving
PCIParity on the next PCI bus clock.
5V tolerant
3.3V PCI
I/O
PCIFrame is driven by the current PCI bus master to indicate the
beginning and duration of a PCI access.
5V tolerant
3.3V PCI
PCIFrame
PCIIRDY
I/O
I/O
2
2
PCIIRDY is driven by the current PCI bus master. Assertion of
PCIIRDY indicates that the PCI initiator is ready to transfer data.
5V tolerant
3.3V PCI
The target of the current PCI transaction drives PCITRDY.
Assertion of PCITRDY indicates that the PCI target is ready to
transfer data.
5V tolerant
3.3V PCI
PCITRDY
PCIStop
I/O
I/O
I/O
2
2
2
The target of the current PCI transaction can assert PCIStop to
indicate to the requesting PCI master that it wants to end the
current transaction.
5V tolerant
3.3V PCI
PCIDevSel is driven by the target of the current PCI transaction. A
PCI target asserts PCIDevSel when it has decoded an address
and command encoding and claims the transaction.
5V tolerant
3.3V PCI
PCIDevSel
PCIIDSel is used during configuration cycles to select the PCI
slave interface for configuration.
5V tolerant
3.3V PCI
PCIIDSel
PCISErr
I
PCISErr is used for reporting address parity errors or catastrophic
failures detected by a PCI target.
5V tolerant
3.3V PCI
I/O
2
2
PCIPErr is used for reporting data parity errors on PCI
transactions. PCIPErr is driven active by the device receiving
PCIAD0:31, PCIC0:3[BE0:3], and PCIParity, two PCI clocks
following the data in which bad parity is detected.
5V tolerant
3.3V PCI
PCIPErr
I/O
PCIClk is used as the asynchronous PCI clock when in asynch
mode. It is unused when the PCI interface is operated
synchronously with the PLB bus.
5V tolerant
3.3V PCI
PCIClk
I
5V tolerant
3.3V PCI
PCIReset
PCI specific reset.
O
PCI interrupt. Open-drain output (two states; 0 or open circuit)
or
5V tolerant
3.3V PCI
PCIINT[PerWE]
PCIReq0[Gnt]
O
I
Peripheral write enable. Low when any of the four PerWBE0:3
write byte enables are low.
Multipurpose signal, used as PCIReq0 when internal arbiter is
used, and as Gnt when external arbiter is used.
5V tolerant
3.3V PCI
30