Preliminary
PowerPC 405GPr Embedded Processor Data Sheet
I/O Specifications—Group 2 (Part 2 of 2)
Notes:
1. The SDRAM command interface is configurable through SDRAM0_TR[LDF] to provide a 2 to 4 cycle delay before the
command is used by SDRAM.
2. SDRAM I/O timings are specified relative to a MemClkOut terminated into a lumped 10pF load.
3. SDRAM interface hold times are guaranteed at the PPC405GPr package pin. System designers must use the
PPC405GPr IBIS model (available from www.chips.ibm.com) to ensure their clock distribution topology minimizes
loading and reflections, and that the relative delays on clock wiring do not exceed the delays on other SDRAM signal
wiring.
4. PerClk timing is specified with a 10pF load at the package pin.
5. Input timings are specified at 1.5V, assuming transition times between 1 and 2ns, when measured between the 10%
and 90% points of the output voltage.
6. I/O H is specified at 2.4 V and I/O L is specified at 0.4 V.
Input (ns)
Output (ns)
Output Current (mA)
I/O H I/O L
(minimum) (minimum)
Signal
Clock
Notes
Setup Time Hold Time Valid Delay
Hold Time
(T min)
(T min)
(T max)
(T min)
IS
IH
OV
OH
External Master Peripheral Interface
BusReq
ExtAck
ExtReq
ExtReset
HoldAck
HoldPri
HoldReq
PerClk
na
na
na
na
0
6.1
5.9
na
6
2.2
2.1
na
1
10.3
10.3
na
7.1
7.1
na
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
SysClk
PerClk
5
5
4.1
na
5
na
na
0
15.3
10.3
na
10.2
7.1
na
5
na
6.1
na
na
0.6
na
2
5
2.1
3.1
na
na
na
-0.8
na
5
0
na
na
5
na
0
15.3
na
10.2
na
4, 5
5
PerErr
2.4
50