欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM25EMPPC740LEBE3000 参数 Datasheet PDF下载

IBM25EMPPC740LEBE3000图片预览
型号: IBM25EMPPC740LEBE3000
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microprocessor, 32-Bit, 300MHz, CMOS, CBGA255, 21 X 21 MM, 1.27 MM PITCH, CERAMIC, BGA-255]
分类和应用: 时钟外围集成电路
文件页数/大小: 50 页 / 600 K
品牌: IBM [ IBM ]
 浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第16页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第17页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第18页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第19页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第21页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第22页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第23页浏览型号IBM25EMPPC740LEBE3000的Datasheet PDF文件第24页  
PowerPC 740 and PowerPC 750 Embedded Microprocessor  
IBM CMOS 0.20 um Copper Technology EMPPC740L and EMPPC750L  
L2 Clock AC Specifications  
The following table provides the L2CLK output AC timing specifications for the 750 as defined in Figure 6.  
L2CLK Output AC Timing Specifications  
See Table “Recommended Operating Conditions,” on page 7, for operating conditions.  
Num  
Characteristic  
Min  
80  
Max  
233  
Unit  
MHz  
ns  
Notes  
1, 4  
L2CLK frequency  
L2CLK cycle time  
L2CLK duty cycle  
22  
23  
4.3  
12.5  
50  
%
2
3
Internal DLL-relock time  
640  
L2CLK  
Note:  
1. L2CLK outputs are L2CLKOUTA, L2CLKOUTB and L2SYNC_OUT pins. The internal design supports higher L2CLK frequencies; however, the L2 I/O  
drivers have been designed to support a 150MHz L2 bus loaded with 4 off-the-shelf pipelined synchronous burst SRAMs. Running the L2 bus beyond  
150 MHz would require tightly coupled customized SRAMs or a multi-chip module (MCM) implementation. The L2CLK frequency to core frequency set-  
tings must be chosen such that the resulting L2CLK frequency and core frequency do not exceed their respective maximum or minimum operating fre-  
quencies. L2CLKOUTA and L2CLKOUTB must have equal loading.  
2. The nominal duty cycle of the L2CLK is 50% measured at midpoint voltage.  
3. The DLL re-lock time is specified in terms of L2CLKs. The number in the table must be multiplied by the period of L2CLK to compute the actual time  
duration in nanoseconds. Re-lock timing is guaranteed by design and characterization, and is not tested.  
4. The L2CR [L2SL] bit should be set for L2CLK frequencies less than 110MHz.  
Page 16  
Version 1.51  
PowerPC 740 and PowerPC 750 Datasheet  
5/20/99