欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM11M2645H-70 参数 Datasheet PDF下载

IBM11M2645H-70图片预览
型号: IBM11M2645H-70
PDF下载: 下载PDF文件 查看货源
内容描述: [EDO DRAM Module, 2MX64, 70ns, CMOS, PDMA168]
分类和应用: 动态存储器光电二极管内存集成电路
文件页数/大小: 29 页 / 351 K
品牌: IBM [ IBM ]
 浏览型号IBM11M2645H-70的Datasheet PDF文件第2页浏览型号IBM11M2645H-70的Datasheet PDF文件第3页浏览型号IBM11M2645H-70的Datasheet PDF文件第4页浏览型号IBM11M2645H-70的Datasheet PDF文件第5页浏览型号IBM11M2645H-70的Datasheet PDF文件第6页浏览型号IBM11M2645H-70的Datasheet PDF文件第7页浏览型号IBM11M2645H-70的Datasheet PDF文件第8页浏览型号IBM11M2645H-70的Datasheet PDF文件第9页  
Discontinued (9/98 - last order; 3/99 last ship)
IBM11M4730C4M x 72 E12/10, 5.0V, Au.
IBM11M2645H
IBM11M2645HB
2M x 64 DRAM MODULE
Features
• 168 Pin JEDEC Standard, 8 Byte Dual In-line
Memory Module
• 2Mx64 Extended Data Out Page Mode DIMM
• Performance:
-60
t
RAC
t
CAC
t
AA
t
RC
t
HPC
RAS Access Time
CAS Access Time
Access Time From Address
Cycle Time
EDO Mode Cycle Time
60ns
20ns
35ns
104ns
25ns
-70
70ns
25ns
40ns
124ns
30ns
• System Performance Benefits:
-Buffered inputs (except RAS, Data)
-Reduced noise (32 V
SS
/V
CC
pins)
-4 Byte Interleave enabled
-Byte write, byte read accesses
-Buffered PDs
• Extended Data Out (EDO) Mode, Read-Modify-
Write Cycles
• Refresh Modes: RAS-Only, CBR and Hidden
Refresh
• 2048 refresh cycles distributed across 32ms
• 11/10 addressing (Row/Column)
• Card size: 5.25" x 1.0" x 0.157"
• DRAMS in TSOP Package
• All inputs and outputs are LVTTL (3.3V) or TTL
(5.0V) compatible
• Single 3.3V
±
0.3V or 5.0V
±
0.5V Power Supply
• Au contacts
• Optimized for byte-write non-parity applications
Description
IBM11M2645H is an industry standard 168-pin
8-byte Dual In-line Memory Module (DIMM) which is
organized as a 2Mx64 high speed memory array
designed with EDO DRAMs for non-parity applica-
tions. The DIMM uses 8 2Mx8 EDO DRAMs in
TSOP packages. The use of EDO DRAMs allows for
a reduction in Page Mode Cycle time from 40ns
(Fast Page) to 25ns for 60ns DRAM modules.
Improved system performance is provided by the
on-DIMM buffering of selected input signals. The
specified timings include all buffer, net and skew
delays, which simplifies the memory subsystem
design analysis. The data and
RAS
signals are not
buffered, which preserves the DRAM access specifi-
cations of 60ns and 70ns.
Presence Detect (PD) and Identification Detect (ID)
bits provide information about the DIMM density,
addressing, performance and features. PD bits can
be dotted at the system level and activated for each
DIMM position using the PD enable (PDE) signal. ID
bits also allow detection of card features, and may
be dot-or’d at the system level to provide information
for the entire DIMM bank. For example, if a x64 par-
ity DIMM were inserted into a bank of x72 parity
DIMMs, ID0 (grounded) would indicate that at least
one DIMM in that memory bank is x64, and if the
memory controller is designed to do so, all DIMMs in
that memory bank will function as x64s.
All IBM 168-pin DIMMs provide a high performance,
flexible 8-byte interface in a 5.25” long space-saving
footprint. Related products are the x72 parity (5V)
and ECC DIMMs (5V and 3.3V).
Card Outline (3.3V)
(Front)
(Back)
1
85
10 11
94 95
40 41
124 125
See Detail A
for 5.0V Version
84
168
Detail A
50H4197
SA14-4614-02
Released 5/96
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 1 of 29