IBM0418A4ACLAA IBM0418A8ACLAA
IBM0436A8ACLAA IBM0436A4ACLAA
8Mb (256Kx36 & 512Kx18) and 4Mb (128Kx36 & 256Kx18) SRAM
IEEE 1149.1 TAP and Boundary Scan
The SRAM provides a limited set of JTAG functions intended to test the interconnection between SRAM I/Os
and printed circuit board traces or other components. There is no multiplexer in the path from I/O pins to the
RAM core.
In conformance with IEEE Standard 1149.1, the SRAM contains a TAP controller, Instruction register, Bound-
ary Scan register, Bypass register, and ID register.
The TAP controller has a standard 16-state machine that resets internally upon power-up; therefore, TRST
signal is not required.
Signal List
• TCK: Test Clock
• TMS: Test Mode Select
• TDI: Test Data In
• TDO: Test Data Out
JTAG DC Operating Characteristics (TA = 0 to +85°C) Operates with JEDEC Standard JESD8A (3.3V)
logic signal levels
Parameter
JTAG Input High Voltage
JTAG Input Low Voltage
JTAG Output High Level
JTAG Output Low Level
Symbol
Min.
2.2
-0.3
2.4
—
Typ.
—
Max.
+0.3
Units
Notes
1
V
V
V
V
V
V
IH1
DD
V
1
—
0.8
IL1
V
1, 2
1, 3
—
—
OH1
V
—
0.4
OL1
1. All JTAG Inputs/Outputs are LVTTL compatible only.
2. I
≥ -|8mA| at 2.4V.
OH1
OL1
3. I
≥ +|8mA| at 0.4V.
JTAG AC Test Conditions (TA = 0 to +85°C, VDD = 3.3V -5%, +5%)
Parameter
Symbol
Conditions
3.0
Units
V
Notes
V
Input Pulse High Level
Input Pulse Low Level
Input Rise Time
IH1
V
0.0
V
IL1
T
2.0
ns
ns
V
R1
T
Input Fall Time
2.0
F1
Input and Output Timing Reference Level
1.5
trlh3320.04
01/01
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Page 16 of 26