IBM0117805
IBM0117805M
IBM0117805B IBM0117805P
2M x 8 11/10 EDO DRAM
EDO (Hyper Page) Mode Read Cycle (WE Control)
tRP
tRASP
VIH
RAS
tCPRH
VIL
tCRP
tHPC
tRCD
tCP
tRSH
tCP
tHCAS
tHCAS
tHCAS
VIH
CAS
VIL
tCSH
tRAL
tASR tRAH
tASC
tASC
tCAH
tASC
tCAH
tCAH
VIH
VIL
Address
Row
Column 1
Column 2
Column N
tAA
tAA
tRAD
tRCH
tRRH
tRCH
tRCS tRCH
tRCS
tWRH
tWRP
tRCS
tWPZ
tWPZ
VIH
VIL
WE
NOTE 1
tCAC
tOFF
tCAC
tCPA
tCPA
tOES
tOEA
VIH
VIL
OE
tOEZ
tRAC
tAA
tWHZ
tWHZ
tCAC
tCLZ
VOH
VOL
DOUT
Hi-Z
Data Out 1
Data Out 2
Data Out N
NOTE 1: Implementing WE at RAS time During a Read or Write Cycle is optional.
: “H” or “L”
Doing so will facilitate compatibility with future EDO DRAMs.
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
28H4724
SA14-4221-04
Revised 11/96
Page 18 of 29