欢迎访问ic37.com |
会员登录 免费注册
发布采购

HY5DU283222BFP 参数 Datasheet PDF下载

HY5DU283222BFP图片预览
型号: HY5DU283222BFP
PDF下载: 下载PDF文件 查看货源
内容描述: 128M ( 4Mx32 ) GDDR SDRAM [128M(4Mx32) GDDR SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 30 页 / 262 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号HY5DU283222BFP的Datasheet PDF文件第15页浏览型号HY5DU283222BFP的Datasheet PDF文件第16页浏览型号HY5DU283222BFP的Datasheet PDF文件第17页浏览型号HY5DU283222BFP的Datasheet PDF文件第18页浏览型号HY5DU283222BFP的Datasheet PDF文件第20页浏览型号HY5DU283222BFP的Datasheet PDF文件第21页浏览型号HY5DU283222BFP的Datasheet PDF文件第22页浏览型号HY5DU283222BFP的Datasheet PDF文件第23页  
1HY5DU283222BF(P)  
CAS LATENCY  
The Read latency or CAS latency is the delay in clock cycles between the registration of a Read command and the  
availability of the first burst of output data. The latency can be programmed 3 / 4 / 5 clocks.  
If a Read command is registered at clock edge n, and the latency is m clocks, the data is available nominally coincident  
with clock edge n + m.  
Reserved states should not be used as unknown operation or incompatibility with future versions may result.  
DLL RESET  
The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon return-  
ing to normal operation after having disabled the DLL for the purpose of debug or evaluation. The DLL is automatically  
disabled when entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any  
time the DLL is enabled, 200 clock cycles must occur to allow time for the internal clock to lock to the externally  
applied clock before an any command can be issued.  
OUTPUT DRIVER IMPEDANCE CONTROL  
This device supports both Half strength driver and Matched impedance driver, intended for lighter load and/or point-to-  
point environments. Half strength driver is to define about 50% of Full drive strength which is specified to be SSTL_2,  
Class II, and Matched impedance driver, about 30% of Full drive strength.  
Rev. 1.2 / Jul. 2005  
19  
 复制成功!