欢迎访问ic37.com |
会员登录 免费注册
发布采购

HY5DU283222BFP 参数 Datasheet PDF下载

HY5DU283222BFP图片预览
型号: HY5DU283222BFP
PDF下载: 下载PDF文件 查看货源
内容描述: 128M ( 4Mx32 ) GDDR SDRAM [128M(4Mx32) GDDR SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 30 页 / 262 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号HY5DU283222BFP的Datasheet PDF文件第11页浏览型号HY5DU283222BFP的Datasheet PDF文件第12页浏览型号HY5DU283222BFP的Datasheet PDF文件第13页浏览型号HY5DU283222BFP的Datasheet PDF文件第14页浏览型号HY5DU283222BFP的Datasheet PDF文件第16页浏览型号HY5DU283222BFP的Datasheet PDF文件第17页浏览型号HY5DU283222BFP的Datasheet PDF文件第18页浏览型号HY5DU283222BFP的Datasheet PDF文件第19页  
1HY5DU283222BF(P)  
POWER-UP SEQUENCE AND DEVICE INITIALIZATION  
DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those  
specified may result in undefined operation. Except for CKE, inputs are not recognized as valid until after VREF is  
applied. CKE is an SSTL_2 input, but will detect an LVCMOS LOW level after VDD is applied. Maintaining an LVCMOS  
LOW level on CKE during power-up is required to guarantee that the DQ and DQS outputs will be in the High-Z state,  
where they will remain until driven in normal operation (by a read access). After all power supply and reference volt-  
ages are stable, and the clock is stable, the DDR SDRAM requires a 200us delay prior to applying an executable com-  
mand.  
Once the 200us delay has been satisfied, a DESELECT or NOP command should be applied, and CKE should be  
brought HIGH. Following the NOP command, a PRECHARGE ALL command should be applied. Next a EXTENDED  
MODE REGISTER SET command should be issued for the Extended Mode Register, to enable the DLL, then a MODE  
REGISTER SET command should be issued for the Mode Register, to reset the DLL, and to program the operating  
parameters. After the DLL reset, tXSRD(DLL locking time) should be satisfied for read command. After the Mode Reg-  
ister set command, a PRECHARGE ALL command should be applied, placing the device in the all banks idle state.  
Once in the idle state, two AUTO REFRESH cycles must be performed. Additionally, a MODE REGISTER SET command  
for the Mode Register, with the reset DLL bit deactivated (i.e. to program operating parameters without resetting the  
DLL) must be performed. Following these cycles, the DDR SDRAM is ready for normal operation.  
1. Apply power - VDD, VDDQ, VTT, VREF in the following power up sequencing and attempt to maintain CKE at LVC-  
MOS low state. (All the other input pins may be undefined.  
No power sequencing is specified during power up or power down given the following cirteria :  
• VDD and VDDQ are driven from a single power converter output.  
• VTT is limited to 1.44V (reflecting VDDQ(max)/2 + 50mV VREF variation + 40mV VTT variation).  
• VREF tracks VDDQ/2.  
• A minimum resistance of 42 ohms (22 ohm series resistor + 22 ohm parallel resistor - 5% tolerance) limits the  
input current from the VTT supply into any pin.  
If the above criteria cannot be met by the system design, then the following sequencing and voltage relationship must  
be adhered to during power up :  
Voltage description  
Sequencing  
Voltage relationship to avoid latch-up  
< VDD + 0.3V  
VDDQ  
VTT  
After or with VDD  
After or with VDDQ  
After or with VDDQ  
< VDDQ + 0.3V  
VREF  
< VDDQ + 0.3V  
2. Start clock and maintain stable clock for a minimum of 200usec.  
3. After stable power and clock, apply NOP condition and take CKE high.  
4. Issue Extended Mode Register Set (EMRS) to enable DLL.  
5. Issue Mode Register Set (MRS) to reset DLL and set device to idle state with bit A8=high. (An additional 200  
cycles of clock are required for locking DLL)  
6. Issue Precharge commands for all banks of the device.  
7. Issue 2 or more Auto Refresh commands.  
8. Issue a Mode Register Set command to initialize the mode register with bit A8 = Low.  
Rev. 1.2 / Jul. 2005  
15  
 复制成功!