欢迎访问ic37.com |
会员登录 免费注册
发布采购

HY5DU561622FTP-5 参数 Datasheet PDF下载

HY5DU561622FTP-5图片预览
型号: HY5DU561622FTP-5
PDF下载: 下载PDF文件 查看货源
内容描述: 256M ( 16Mx16 ) DDR SDRAM [256M(16Mx16) DDR SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 28 页 / 180 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号HY5DU561622FTP-5的Datasheet PDF文件第13页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第14页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第15页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第16页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第18页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第19页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第20页浏览型号HY5DU561622FTP-5的Datasheet PDF文件第21页  
1HY5DU561622FTP-5  
HY5DU561622FTP-4  
MODE REGISTER SET (MRS)  
The mode register is used to store the various operating modes such as /CAS latency, addressing mode, burst length,  
burst type, test mode, DLL reset. The mode register is program via MRS command. This command is issued by the low  
signals of /RAS, /CAS, /CS, /WE and BA0. This command can be issued only when all banks are in idle state and CKE  
must be high at least one cycle before the Mode Register Set Command can be issued. Two cycles are required to write  
the data in mode register. During the the MRS cycle, any command cannot be issued. Once mode register field is  
determined, the information will be held until resetted by another MRS command.  
BA1 BA0 A12 A11 A10  
A9  
A8  
A7  
A6  
A5  
A4  
A3  
BT  
A2  
A1  
A0  
0
0
RFU  
DR  
TM  
CAS Latency  
Burst Length  
BA0  
0
MRS Type  
MRS  
A7  
0
Test Mode  
Normal  
Test  
1
EMRS  
1
Burst Length  
A2  
A1  
A0  
A8  
0
DLL Reset  
No  
Sequential  
Interleave  
Reserved  
2
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Reserved  
2
1
Yes  
4
4
8
8
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
Reserved  
A6  
0
A5  
0
A4  
0
CAS Latency  
Reserved  
Reserved  
Reserved  
3
0
0
1
0
1
0
0
1
1
1
0
0
4
A3  
0
Burst Type  
Sequential  
Interleave  
1
0
1
Reserved  
Reserved  
Reserved  
1
1
0
1
1
1
1
Rev. 1.1 / Mar. 2008  
17  
 复制成功!