欢迎访问ic37.com |
会员登录 免费注册
发布采购

GMS87C2020K 参数 Datasheet PDF下载

GMS87C2020K图片预览
型号: GMS87C2020K
PDF下载: 下载PDF文件 查看货源
内容描述: 现代微电子8位单芯片微控制器 [HYUNDAI MICRO ELECTRONICS 8-BIT SINGLE-CHIP MICROCONTROLLERS]
分类和应用: 微控制器和处理器光电二极管电子可编程只读存储器
文件页数/大小: 107 页 / 1524 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号GMS87C2020K的Datasheet PDF文件第62页浏览型号GMS87C2020K的Datasheet PDF文件第63页浏览型号GMS87C2020K的Datasheet PDF文件第64页浏览型号GMS87C2020K的Datasheet PDF文件第65页浏览型号GMS87C2020K的Datasheet PDF文件第67页浏览型号GMS87C2020K的Datasheet PDF文件第68页浏览型号GMS87C2020K的Datasheet PDF文件第69页浏览型号GMS87C2020K的Datasheet PDF文件第70页  
GMS81C2012/GMS81C2020  
HYUNDAI MicroElectronics  
Serial I/O Mode Register(SIOM) controls serial I/O func-  
tion. According to SCK1 and SCK0, the internal clock or  
external clock can be selected. The serial transmission op-  
eration mode is decided by setting the SM1 and SM0, and  
the polarity of transfer clock is selected by setting the POL.  
To accomplish communication, typically three pins are  
used:  
- Serial Data In  
- Serial Data Out  
- Serial Clock  
R54/SIN  
R55/SOUT  
R53/SCLK  
Serial I/O Data Register(SIOR) is a 8-bit shift register.  
First LSB is send or is received. When receiving mode, se-  
rial input pin is selected by IOSW. The SPI allows 8-bits  
of data to be synchronously transmitted and received.  
.
R/W R/W  
R/W R/W R/W R/W R/W  
R
7
6
5
4
3
2
1
0
ADDRESS: 0E0H  
INITIAL VALUE: 0000 0001B  
SIOM  
SM1 SM0 SCK1 SCK0  
POL IOSW  
SIOST SIOSF  
Serial transmission status bit  
0: Serial transmission is in progress  
1: Serial transmission is completed  
Serial transmission start bit  
Setting this bit starts an Serial transmission.  
After one cycle, bit is cleared to “0” by hardware.  
Serial transmission Clock selection  
00: fXIN  
4
÷
01: fXIN 16  
÷
10: TMR0OV(Timer0 Overflow)  
11: External Clock  
Serial transmission Operation Mode  
00: Normal Port(R55,R54,R53)  
01: Sending Mode(SOUT,R54,SCLK)  
10: Receiving Mode(R55,SIN,SCLK)  
11: Sending & Receiving Mode(SOUT,SIN,SCLK)  
Serial Input Pin Selection bit  
0: SIN Pin Selection  
1: IOSWIN Pin Selection  
Serial Clock Polarity Selection bit  
0: Data Transmission at Falling Edge  
Received Data Latch at Rising Edge  
1: Data Transmission at Rising Edge  
Received Data Latch at Falling Edge  
R/W R/W R/W R/W R/W R/W R/W  
R/W  
7
6
5
4
3
2
1
0
ADDRESS: 0E1H  
INITIAL VALUE: Undefined  
SIOR  
Sending Data at Sending Mode  
Receiving Data at Receiving Mode  
Figure 14-2 SPI Control Register  
66  
MAR. 2000 Ver 1.00  
 复制成功!